dmaengine: at_hdmac: add cyclic DMA operation support
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / dma / at_hdmac_regs.h
blobc79a9e07f7be6e0584134f0b48d6ebc22ca79c3f
1 /*
2 * Header file for the Atmel AHB DMA Controller driver
4 * Copyright (C) 2008 Atmel Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 #ifndef AT_HDMAC_REGS_H
12 #define AT_HDMAC_REGS_H
14 #include <mach/at_hdmac.h>
16 #define AT_DMA_MAX_NR_CHANNELS 8
19 #define AT_DMA_GCFG 0x00 /* Global Configuration Register */
20 #define AT_DMA_IF_BIGEND(i) (0x1 << (i)) /* AHB-Lite Interface i in Big-endian mode */
21 #define AT_DMA_ARB_CFG (0x1 << 4) /* Arbiter mode. */
22 #define AT_DMA_ARB_CFG_FIXED (0x0 << 4)
23 #define AT_DMA_ARB_CFG_ROUND_ROBIN (0x1 << 4)
25 #define AT_DMA_EN 0x04 /* Controller Enable Register */
26 #define AT_DMA_ENABLE (0x1 << 0)
28 #define AT_DMA_SREQ 0x08 /* Software Single Request Register */
29 #define AT_DMA_SSREQ(x) (0x1 << ((x) << 1)) /* Request a source single transfer on channel x */
30 #define AT_DMA_DSREQ(x) (0x1 << (1 + ((x) << 1))) /* Request a destination single transfer on channel x */
32 #define AT_DMA_CREQ 0x0C /* Software Chunk Transfer Request Register */
33 #define AT_DMA_SCREQ(x) (0x1 << ((x) << 1)) /* Request a source chunk transfer on channel x */
34 #define AT_DMA_DCREQ(x) (0x1 << (1 + ((x) << 1))) /* Request a destination chunk transfer on channel x */
36 #define AT_DMA_LAST 0x10 /* Software Last Transfer Flag Register */
37 #define AT_DMA_SLAST(x) (0x1 << ((x) << 1)) /* This src rq is last tx of buffer on channel x */
38 #define AT_DMA_DLAST(x) (0x1 << (1 + ((x) << 1))) /* This dst rq is last tx of buffer on channel x */
40 #define AT_DMA_SYNC 0x14 /* Request Synchronization Register */
41 #define AT_DMA_SYR(h) (0x1 << (h)) /* Synchronize handshake line h */
43 /* Error, Chained Buffer transfer completed and Buffer transfer completed Interrupt registers */
44 #define AT_DMA_EBCIER 0x18 /* Enable register */
45 #define AT_DMA_EBCIDR 0x1C /* Disable register */
46 #define AT_DMA_EBCIMR 0x20 /* Mask Register */
47 #define AT_DMA_EBCISR 0x24 /* Status Register */
48 #define AT_DMA_CBTC_OFFSET 8
49 #define AT_DMA_ERR_OFFSET 16
50 #define AT_DMA_BTC(x) (0x1 << (x))
51 #define AT_DMA_CBTC(x) (0x1 << (AT_DMA_CBTC_OFFSET + (x)))
52 #define AT_DMA_ERR(x) (0x1 << (AT_DMA_ERR_OFFSET + (x)))
54 #define AT_DMA_CHER 0x28 /* Channel Handler Enable Register */
55 #define AT_DMA_ENA(x) (0x1 << (x))
56 #define AT_DMA_SUSP(x) (0x1 << ( 8 + (x)))
57 #define AT_DMA_KEEP(x) (0x1 << (24 + (x)))
59 #define AT_DMA_CHDR 0x2C /* Channel Handler Disable Register */
60 #define AT_DMA_DIS(x) (0x1 << (x))
61 #define AT_DMA_RES(x) (0x1 << ( 8 + (x)))
63 #define AT_DMA_CHSR 0x30 /* Channel Handler Status Register */
64 #define AT_DMA_EMPT(x) (0x1 << (16 + (x)))
65 #define AT_DMA_STAL(x) (0x1 << (24 + (x)))
68 #define AT_DMA_CH_REGS_BASE 0x3C /* Channel registers base address */
69 #define ch_regs(x) (AT_DMA_CH_REGS_BASE + (x) * 0x28) /* Channel x base addr */
71 /* Hardware register offset for each channel */
72 #define ATC_SADDR_OFFSET 0x00 /* Source Address Register */
73 #define ATC_DADDR_OFFSET 0x04 /* Destination Address Register */
74 #define ATC_DSCR_OFFSET 0x08 /* Descriptor Address Register */
75 #define ATC_CTRLA_OFFSET 0x0C /* Control A Register */
76 #define ATC_CTRLB_OFFSET 0x10 /* Control B Register */
77 #define ATC_CFG_OFFSET 0x14 /* Configuration Register */
78 #define ATC_SPIP_OFFSET 0x18 /* Src PIP Configuration Register */
79 #define ATC_DPIP_OFFSET 0x1C /* Dst PIP Configuration Register */
82 /* Bitfield definitions */
84 /* Bitfields in DSCR */
85 #define ATC_DSCR_IF(i) (0x3 & (i)) /* Dsc feched via AHB-Lite Interface i */
87 /* Bitfields in CTRLA */
88 #define ATC_BTSIZE_MAX 0xFFFFUL /* Maximum Buffer Transfer Size */
89 #define ATC_BTSIZE(x) (ATC_BTSIZE_MAX & (x)) /* Buffer Transfer Size */
90 /* Chunck Tranfer size definitions are in at_hdmac.h */
91 #define ATC_SRC_WIDTH_MASK (0x3 << 24) /* Source Single Transfer Size */
92 #define ATC_SRC_WIDTH(x) ((x) << 24)
93 #define ATC_SRC_WIDTH_BYTE (0x0 << 24)
94 #define ATC_SRC_WIDTH_HALFWORD (0x1 << 24)
95 #define ATC_SRC_WIDTH_WORD (0x2 << 24)
96 #define ATC_DST_WIDTH_MASK (0x3 << 28) /* Destination Single Transfer Size */
97 #define ATC_DST_WIDTH(x) ((x) << 28)
98 #define ATC_DST_WIDTH_BYTE (0x0 << 28)
99 #define ATC_DST_WIDTH_HALFWORD (0x1 << 28)
100 #define ATC_DST_WIDTH_WORD (0x2 << 28)
101 #define ATC_DONE (0x1 << 31) /* Tx Done (only written back in descriptor) */
103 /* Bitfields in CTRLB */
104 #define ATC_SIF(i) (0x3 & (i)) /* Src tx done via AHB-Lite Interface i */
105 #define ATC_DIF(i) ((0x3 & (i)) << 4) /* Dst tx done via AHB-Lite Interface i */
106 #define ATC_SRC_PIP (0x1 << 8) /* Source Picture-in-Picture enabled */
107 #define ATC_DST_PIP (0x1 << 12) /* Destination Picture-in-Picture enabled */
108 #define ATC_SRC_DSCR_DIS (0x1 << 16) /* Src Descriptor fetch disable */
109 #define ATC_DST_DSCR_DIS (0x1 << 20) /* Dst Descriptor fetch disable */
110 #define ATC_FC_MASK (0x7 << 21) /* Choose Flow Controller */
111 #define ATC_FC_MEM2MEM (0x0 << 21) /* Mem-to-Mem (DMA) */
112 #define ATC_FC_MEM2PER (0x1 << 21) /* Mem-to-Periph (DMA) */
113 #define ATC_FC_PER2MEM (0x2 << 21) /* Periph-to-Mem (DMA) */
114 #define ATC_FC_PER2PER (0x3 << 21) /* Periph-to-Periph (DMA) */
115 #define ATC_FC_PER2MEM_PER (0x4 << 21) /* Periph-to-Mem (Peripheral) */
116 #define ATC_FC_MEM2PER_PER (0x5 << 21) /* Mem-to-Periph (Peripheral) */
117 #define ATC_FC_PER2PER_SRCPER (0x6 << 21) /* Periph-to-Periph (Src Peripheral) */
118 #define ATC_FC_PER2PER_DSTPER (0x7 << 21) /* Periph-to-Periph (Dst Peripheral) */
119 #define ATC_SRC_ADDR_MODE_MASK (0x3 << 24)
120 #define ATC_SRC_ADDR_MODE_INCR (0x0 << 24) /* Incrementing Mode */
121 #define ATC_SRC_ADDR_MODE_DECR (0x1 << 24) /* Decrementing Mode */
122 #define ATC_SRC_ADDR_MODE_FIXED (0x2 << 24) /* Fixed Mode */
123 #define ATC_DST_ADDR_MODE_MASK (0x3 << 28)
124 #define ATC_DST_ADDR_MODE_INCR (0x0 << 28) /* Incrementing Mode */
125 #define ATC_DST_ADDR_MODE_DECR (0x1 << 28) /* Decrementing Mode */
126 #define ATC_DST_ADDR_MODE_FIXED (0x2 << 28) /* Fixed Mode */
127 #define ATC_IEN (0x1 << 30) /* BTC interrupt enable (active low) */
128 #define ATC_AUTO (0x1 << 31) /* Auto multiple buffer tx enable */
130 /* Bitfields in CFG */
131 /* are in at_hdmac.h */
133 /* Bitfields in SPIP */
134 #define ATC_SPIP_HOLE(x) (0xFFFFU & (x))
135 #define ATC_SPIP_BOUNDARY(x) ((0x3FF & (x)) << 16)
137 /* Bitfields in DPIP */
138 #define ATC_DPIP_HOLE(x) (0xFFFFU & (x))
139 #define ATC_DPIP_BOUNDARY(x) ((0x3FF & (x)) << 16)
142 /*-- descriptors -----------------------------------------------------*/
144 /* LLI == Linked List Item; aka DMA buffer descriptor */
145 struct at_lli {
146 /* values that are not changed by hardware */
147 dma_addr_t saddr;
148 dma_addr_t daddr;
149 /* value that may get written back: */
150 u32 ctrla;
151 /* more values that are not changed by hardware */
152 u32 ctrlb;
153 dma_addr_t dscr; /* chain to next lli */
157 * struct at_desc - software descriptor
158 * @at_lli: hardware lli structure
159 * @txd: support for the async_tx api
160 * @desc_node: node on the channed descriptors list
161 * @len: total transaction bytecount
163 struct at_desc {
164 /* FIRST values the hardware uses */
165 struct at_lli lli;
167 /* THEN values for driver housekeeping */
168 struct list_head tx_list;
169 struct dma_async_tx_descriptor txd;
170 struct list_head desc_node;
171 size_t len;
174 static inline struct at_desc *
175 txd_to_at_desc(struct dma_async_tx_descriptor *txd)
177 return container_of(txd, struct at_desc, txd);
181 /*-- Channels --------------------------------------------------------*/
184 * atc_status - information bits stored in channel status flag
186 * Manipulated with atomic operations.
188 enum atc_status {
189 ATC_IS_ERROR = 0,
190 ATC_IS_CYCLIC = 24,
194 * struct at_dma_chan - internal representation of an Atmel HDMAC channel
195 * @chan_common: common dmaengine channel object members
196 * @device: parent device
197 * @ch_regs: memory mapped register base
198 * @mask: channel index in a mask
199 * @status: transmit status information from irq/prep* functions
200 * to tasklet (use atomic operations)
201 * @tasklet: bottom half to finish transaction work
202 * @lock: serializes enqueue/dequeue operations to descriptors lists
203 * @completed_cookie: identifier for the most recently completed operation
204 * @active_list: list of descriptors dmaengine is being running on
205 * @queue: list of descriptors ready to be submitted to engine
206 * @free_list: list of descriptors usable by the channel
207 * @descs_allocated: records the actual size of the descriptor pool
209 struct at_dma_chan {
210 struct dma_chan chan_common;
211 struct at_dma *device;
212 void __iomem *ch_regs;
213 u8 mask;
214 unsigned long status;
215 struct tasklet_struct tasklet;
217 spinlock_t lock;
219 /* these other elements are all protected by lock */
220 dma_cookie_t completed_cookie;
221 struct list_head active_list;
222 struct list_head queue;
223 struct list_head free_list;
224 unsigned int descs_allocated;
227 #define channel_readl(atchan, name) \
228 __raw_readl((atchan)->ch_regs + ATC_##name##_OFFSET)
230 #define channel_writel(atchan, name, val) \
231 __raw_writel((val), (atchan)->ch_regs + ATC_##name##_OFFSET)
233 static inline struct at_dma_chan *to_at_dma_chan(struct dma_chan *dchan)
235 return container_of(dchan, struct at_dma_chan, chan_common);
239 /*-- Controller ------------------------------------------------------*/
242 * struct at_dma - internal representation of an Atmel HDMA Controller
243 * @chan_common: common dmaengine dma_device object members
244 * @ch_regs: memory mapped register base
245 * @clk: dma controller clock
246 * @all_chan_mask: all channels availlable in a mask
247 * @dma_desc_pool: base of DMA descriptor region (DMA address)
248 * @chan: channels table to store at_dma_chan structures
250 struct at_dma {
251 struct dma_device dma_common;
252 void __iomem *regs;
253 struct clk *clk;
255 u8 all_chan_mask;
257 struct dma_pool *dma_desc_pool;
258 /* AT THE END channels table */
259 struct at_dma_chan chan[0];
262 #define dma_readl(atdma, name) \
263 __raw_readl((atdma)->regs + AT_DMA_##name)
264 #define dma_writel(atdma, name, val) \
265 __raw_writel((val), (atdma)->regs + AT_DMA_##name)
267 static inline struct at_dma *to_at_dma(struct dma_device *ddev)
269 return container_of(ddev, struct at_dma, dma_common);
273 /*-- Helper functions ------------------------------------------------*/
275 static struct device *chan2dev(struct dma_chan *chan)
277 return &chan->dev->device;
279 static struct device *chan2parent(struct dma_chan *chan)
281 return chan->dev->device.parent;
284 #if defined(VERBOSE_DEBUG)
285 static void vdbg_dump_regs(struct at_dma_chan *atchan)
287 struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
289 dev_err(chan2dev(&atchan->chan_common),
290 " channel %d : imr = 0x%x, chsr = 0x%x\n",
291 atchan->chan_common.chan_id,
292 dma_readl(atdma, EBCIMR),
293 dma_readl(atdma, CHSR));
295 dev_err(chan2dev(&atchan->chan_common),
296 " channel: s0x%x d0x%x ctrl0x%x:0x%x cfg0x%x l0x%x\n",
297 channel_readl(atchan, SADDR),
298 channel_readl(atchan, DADDR),
299 channel_readl(atchan, CTRLA),
300 channel_readl(atchan, CTRLB),
301 channel_readl(atchan, CFG),
302 channel_readl(atchan, DSCR));
304 #else
305 static void vdbg_dump_regs(struct at_dma_chan *atchan) {}
306 #endif
308 static void atc_dump_lli(struct at_dma_chan *atchan, struct at_lli *lli)
310 dev_printk(KERN_CRIT, chan2dev(&atchan->chan_common),
311 " desc: s0x%x d0x%x ctrl0x%x:0x%x l0x%x\n",
312 lli->saddr, lli->daddr,
313 lli->ctrla, lli->ctrlb, lli->dscr);
317 static void atc_setup_irq(struct at_dma_chan *atchan, int on)
319 struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
320 u32 ebci;
322 /* enable interrupts on buffer transfer completion & error */
323 ebci = AT_DMA_BTC(atchan->chan_common.chan_id)
324 | AT_DMA_ERR(atchan->chan_common.chan_id);
325 if (on)
326 dma_writel(atdma, EBCIER, ebci);
327 else
328 dma_writel(atdma, EBCIDR, ebci);
331 static inline void atc_enable_irq(struct at_dma_chan *atchan)
333 atc_setup_irq(atchan, 1);
336 static inline void atc_disable_irq(struct at_dma_chan *atchan)
338 atc_setup_irq(atchan, 0);
343 * atc_chan_is_enabled - test if given channel is enabled
344 * @atchan: channel we want to test status
346 static inline int atc_chan_is_enabled(struct at_dma_chan *atchan)
348 struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
350 return !!(dma_readl(atdma, CHSR) & atchan->mask);
355 * set_desc_eol - set end-of-link to descriptor so it will end transfer
356 * @desc: descriptor, signle or at the end of a chain, to end chain on
358 static void set_desc_eol(struct at_desc *desc)
360 u32 ctrlb = desc->lli.ctrlb;
362 ctrlb &= ~ATC_IEN;
363 ctrlb |= ATC_SRC_DSCR_DIS | ATC_DST_DSCR_DIS;
365 desc->lli.ctrlb = ctrlb;
366 desc->lli.dscr = 0;
369 #endif /* AT_HDMAC_REGS_H */