rt2800pci: handle spurious interrupts
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / net / wireless / rt2x00 / rt2800pci.c
blob4dc2d0f840d45d8559a5af36edeb0bef50d6e265
1 /*
2 Copyright (C) 2009 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
4 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
6 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
7 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
8 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
9 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
10 <http://rt2x00.serialmonkey.com>
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the
24 Free Software Foundation, Inc.,
25 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 Module: rt2800pci
30 Abstract: rt2800pci device specific routines.
31 Supported chipsets: RT2800E & RT2800ED.
34 #include <linux/delay.h>
35 #include <linux/etherdevice.h>
36 #include <linux/init.h>
37 #include <linux/kernel.h>
38 #include <linux/module.h>
39 #include <linux/pci.h>
40 #include <linux/platform_device.h>
41 #include <linux/eeprom_93cx6.h>
43 #include "rt2x00.h"
44 #include "rt2x00pci.h"
45 #include "rt2x00soc.h"
46 #include "rt2800lib.h"
47 #include "rt2800.h"
48 #include "rt2800pci.h"
51 * Allow hardware encryption to be disabled.
53 static int modparam_nohwcrypt = 0;
54 module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55 MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
57 static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
59 unsigned int i;
60 u32 reg;
63 * SOC devices don't support MCU requests.
65 if (rt2x00_is_soc(rt2x00dev))
66 return;
68 for (i = 0; i < 200; i++) {
69 rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
71 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
72 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
73 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
74 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
75 break;
77 udelay(REGISTER_BUSY_DELAY);
80 if (i == 200)
81 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
83 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
84 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
87 #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
88 static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
90 void __iomem *base_addr = ioremap(0x1F040000, EEPROM_SIZE);
92 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
94 iounmap(base_addr);
96 #else
97 static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
100 #endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
102 #ifdef CONFIG_PCI
103 static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
105 struct rt2x00_dev *rt2x00dev = eeprom->data;
106 u32 reg;
108 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
110 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
111 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
112 eeprom->reg_data_clock =
113 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
114 eeprom->reg_chip_select =
115 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
118 static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
120 struct rt2x00_dev *rt2x00dev = eeprom->data;
121 u32 reg = 0;
123 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
124 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
125 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
126 !!eeprom->reg_data_clock);
127 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
128 !!eeprom->reg_chip_select);
130 rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
133 static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
135 struct eeprom_93cx6 eeprom;
136 u32 reg;
138 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
140 eeprom.data = rt2x00dev;
141 eeprom.register_read = rt2800pci_eepromregister_read;
142 eeprom.register_write = rt2800pci_eepromregister_write;
143 switch (rt2x00_get_field32(reg, E2PROM_CSR_TYPE))
145 case 0:
146 eeprom.width = PCI_EEPROM_WIDTH_93C46;
147 break;
148 case 1:
149 eeprom.width = PCI_EEPROM_WIDTH_93C66;
150 break;
151 default:
152 eeprom.width = PCI_EEPROM_WIDTH_93C86;
153 break;
155 eeprom.reg_data_in = 0;
156 eeprom.reg_data_out = 0;
157 eeprom.reg_data_clock = 0;
158 eeprom.reg_chip_select = 0;
160 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
161 EEPROM_SIZE / sizeof(u16));
164 static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
166 return rt2800_efuse_detect(rt2x00dev);
169 static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
171 rt2800_read_eeprom_efuse(rt2x00dev);
173 #else
174 static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
178 static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
180 return 0;
183 static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
186 #endif /* CONFIG_PCI */
189 * Queue handlers.
191 static void rt2800pci_start_queue(struct data_queue *queue)
193 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
194 u32 reg;
196 switch (queue->qid) {
197 case QID_RX:
198 rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
199 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
200 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
201 break;
202 case QID_BEACON:
203 rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
204 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
205 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
206 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
207 rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
209 rt2x00pci_register_read(rt2x00dev, INT_TIMER_EN, &reg);
210 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 1);
211 rt2x00pci_register_write(rt2x00dev, INT_TIMER_EN, reg);
212 break;
213 default:
214 break;
218 static void rt2800pci_kick_queue(struct data_queue *queue)
220 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
221 struct queue_entry *entry;
223 switch (queue->qid) {
224 case QID_AC_VO:
225 case QID_AC_VI:
226 case QID_AC_BE:
227 case QID_AC_BK:
228 entry = rt2x00queue_get_entry(queue, Q_INDEX);
229 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX(queue->qid),
230 entry->entry_idx);
231 break;
232 case QID_MGMT:
233 entry = rt2x00queue_get_entry(queue, Q_INDEX);
234 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX(5),
235 entry->entry_idx);
236 break;
237 default:
238 break;
242 static void rt2800pci_stop_queue(struct data_queue *queue)
244 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
245 u32 reg;
247 switch (queue->qid) {
248 case QID_RX:
249 rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
250 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
251 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
252 break;
253 case QID_BEACON:
254 rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
255 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
256 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
257 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
258 rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
260 rt2x00pci_register_read(rt2x00dev, INT_TIMER_EN, &reg);
261 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 0);
262 rt2x00pci_register_write(rt2x00dev, INT_TIMER_EN, reg);
265 * Wait for current invocation to finish. The tasklet
266 * won't be scheduled anymore afterwards since we disabled
267 * the TBTT and PRE TBTT timer.
269 tasklet_kill(&rt2x00dev->tbtt_tasklet);
270 tasklet_kill(&rt2x00dev->pretbtt_tasklet);
272 break;
273 default:
274 break;
279 * Firmware functions
281 static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
283 return FIRMWARE_RT2860;
286 static int rt2800pci_write_firmware(struct rt2x00_dev *rt2x00dev,
287 const u8 *data, const size_t len)
289 u32 reg;
292 * enable Host program ram write selection
294 reg = 0;
295 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
296 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
299 * Write firmware to device.
301 rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
302 data, len);
304 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
305 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
307 rt2x00pci_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
308 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
310 return 0;
314 * Initialization functions.
316 static bool rt2800pci_get_entry_state(struct queue_entry *entry)
318 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
319 u32 word;
321 if (entry->queue->qid == QID_RX) {
322 rt2x00_desc_read(entry_priv->desc, 1, &word);
324 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
325 } else {
326 rt2x00_desc_read(entry_priv->desc, 1, &word);
328 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
332 static void rt2800pci_clear_entry(struct queue_entry *entry)
334 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
335 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
336 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
337 u32 word;
339 if (entry->queue->qid == QID_RX) {
340 rt2x00_desc_read(entry_priv->desc, 0, &word);
341 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
342 rt2x00_desc_write(entry_priv->desc, 0, word);
344 rt2x00_desc_read(entry_priv->desc, 1, &word);
345 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
346 rt2x00_desc_write(entry_priv->desc, 1, word);
349 * Set RX IDX in register to inform hardware that we have
350 * handled this entry and it is available for reuse again.
352 rt2x00pci_register_write(rt2x00dev, RX_CRX_IDX,
353 entry->entry_idx);
354 } else {
355 rt2x00_desc_read(entry_priv->desc, 1, &word);
356 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
357 rt2x00_desc_write(entry_priv->desc, 1, word);
361 static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
363 struct queue_entry_priv_pci *entry_priv;
364 u32 reg;
367 * Initialize registers.
369 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
370 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
371 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT0,
372 rt2x00dev->tx[0].limit);
373 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX0, 0);
374 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX0, 0);
376 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
377 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
378 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT1,
379 rt2x00dev->tx[1].limit);
380 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX1, 0);
381 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX1, 0);
383 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
384 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
385 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT2,
386 rt2x00dev->tx[2].limit);
387 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX2, 0);
388 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX2, 0);
390 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
391 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
392 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT3,
393 rt2x00dev->tx[3].limit);
394 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX3, 0);
395 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX3, 0);
397 entry_priv = rt2x00dev->rx->entries[0].priv_data;
398 rt2x00pci_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
399 rt2x00pci_register_write(rt2x00dev, RX_MAX_CNT,
400 rt2x00dev->rx[0].limit);
401 rt2x00pci_register_write(rt2x00dev, RX_CRX_IDX,
402 rt2x00dev->rx[0].limit - 1);
403 rt2x00pci_register_write(rt2x00dev, RX_DRX_IDX, 0);
406 * Enable global DMA configuration
408 rt2x00pci_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
409 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
410 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
411 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
412 rt2x00pci_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
414 rt2x00pci_register_write(rt2x00dev, DELAY_INT_CFG, 0);
416 return 0;
420 * Device state switch handlers.
422 static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
423 enum dev_state state)
425 int mask = (state == STATE_RADIO_IRQ_ON);
426 u32 reg;
427 unsigned long flags;
430 * When interrupts are being enabled, the interrupt registers
431 * should clear the register to assure a clean state.
433 if (state == STATE_RADIO_IRQ_ON) {
434 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
435 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
438 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
439 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
440 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, 0);
441 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, 0);
442 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
443 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, 0);
444 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, 0);
445 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, 0);
446 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, 0);
447 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, 0);
448 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, 0);
449 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, 0);
450 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, 0);
451 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
452 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
453 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
454 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
455 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, 0);
456 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, 0);
457 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, 0);
458 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
459 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
461 if (state == STATE_RADIO_IRQ_OFF) {
463 * Wait for possibly running tasklets to finish.
465 tasklet_kill(&rt2x00dev->txstatus_tasklet);
466 tasklet_kill(&rt2x00dev->rxdone_tasklet);
467 tasklet_kill(&rt2x00dev->autowake_tasklet);
468 tasklet_kill(&rt2x00dev->tbtt_tasklet);
469 tasklet_kill(&rt2x00dev->pretbtt_tasklet);
473 static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
475 u32 reg;
478 * Reset DMA indexes
480 rt2x00pci_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
481 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
482 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
483 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
484 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
485 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
486 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
487 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
488 rt2x00pci_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
490 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
491 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
493 if (rt2x00_is_pcie(rt2x00dev) &&
494 (rt2x00_rt(rt2x00dev, RT3572) ||
495 rt2x00_rt(rt2x00dev, RT5390))) {
496 rt2x00pci_register_read(rt2x00dev, AUX_CTRL, &reg);
497 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
498 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
499 rt2x00pci_register_write(rt2x00dev, AUX_CTRL, reg);
502 rt2x00pci_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
504 rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
505 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
506 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
507 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
509 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
511 return 0;
514 static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
516 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
517 rt2800pci_init_queues(rt2x00dev)))
518 return -EIO;
520 return rt2800_enable_radio(rt2x00dev);
523 static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
525 if (rt2x00_is_soc(rt2x00dev)) {
526 rt2800_disable_radio(rt2x00dev);
527 rt2x00pci_register_write(rt2x00dev, PWR_PIN_CFG, 0);
528 rt2x00pci_register_write(rt2x00dev, TX_PIN_CFG, 0);
532 static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
533 enum dev_state state)
535 if (state == STATE_AWAKE) {
536 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0x02);
537 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
538 } else if (state == STATE_SLEEP) {
539 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS,
540 0xffffffff);
541 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID,
542 0xffffffff);
543 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0x01, 0xff, 0x01);
546 return 0;
549 static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
550 enum dev_state state)
552 int retval = 0;
554 switch (state) {
555 case STATE_RADIO_ON:
557 * Before the radio can be enabled, the device first has
558 * to be woken up. After that it needs a bit of time
559 * to be fully awake and then the radio can be enabled.
561 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
562 msleep(1);
563 retval = rt2800pci_enable_radio(rt2x00dev);
564 break;
565 case STATE_RADIO_OFF:
567 * After the radio has been disabled, the device should
568 * be put to sleep for powersaving.
570 rt2800pci_disable_radio(rt2x00dev);
571 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
572 break;
573 case STATE_RADIO_IRQ_ON:
574 case STATE_RADIO_IRQ_OFF:
575 rt2800pci_toggle_irq(rt2x00dev, state);
576 break;
577 case STATE_DEEP_SLEEP:
578 case STATE_SLEEP:
579 case STATE_STANDBY:
580 case STATE_AWAKE:
581 retval = rt2800pci_set_state(rt2x00dev, state);
582 break;
583 default:
584 retval = -ENOTSUPP;
585 break;
588 if (unlikely(retval))
589 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
590 state, retval);
592 return retval;
596 * TX descriptor initialization
598 static __le32 *rt2800pci_get_txwi(struct queue_entry *entry)
600 return (__le32 *) entry->skb->data;
603 static void rt2800pci_write_tx_desc(struct queue_entry *entry,
604 struct txentry_desc *txdesc)
606 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
607 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
608 __le32 *txd = entry_priv->desc;
609 u32 word;
612 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
613 * must contains a TXWI structure + 802.11 header + padding + 802.11
614 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
615 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
616 * data. It means that LAST_SEC0 is always 0.
620 * Initialize TX descriptor
622 word = 0;
623 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
624 rt2x00_desc_write(txd, 0, word);
626 word = 0;
627 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, entry->skb->len);
628 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
629 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
630 rt2x00_set_field32(&word, TXD_W1_BURST,
631 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
632 rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
633 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
634 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
635 rt2x00_desc_write(txd, 1, word);
637 word = 0;
638 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
639 skbdesc->skb_dma + TXWI_DESC_SIZE);
640 rt2x00_desc_write(txd, 2, word);
642 word = 0;
643 rt2x00_set_field32(&word, TXD_W3_WIV,
644 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
645 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
646 rt2x00_desc_write(txd, 3, word);
649 * Register descriptor details in skb frame descriptor.
651 skbdesc->desc = txd;
652 skbdesc->desc_len = TXD_DESC_SIZE;
656 * RX control handlers
658 static void rt2800pci_fill_rxdone(struct queue_entry *entry,
659 struct rxdone_entry_desc *rxdesc)
661 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
662 __le32 *rxd = entry_priv->desc;
663 u32 word;
665 rt2x00_desc_read(rxd, 3, &word);
667 if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
668 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
671 * Unfortunately we don't know the cipher type used during
672 * decryption. This prevents us from correct providing
673 * correct statistics through debugfs.
675 rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
677 if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
679 * Hardware has stripped IV/EIV data from 802.11 frame during
680 * decryption. Unfortunately the descriptor doesn't contain
681 * any fields with the EIV/IV data either, so they can't
682 * be restored by rt2x00lib.
684 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
687 * The hardware has already checked the Michael Mic and has
688 * stripped it from the frame. Signal this to mac80211.
690 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
692 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
693 rxdesc->flags |= RX_FLAG_DECRYPTED;
694 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
695 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
698 if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
699 rxdesc->dev_flags |= RXDONE_MY_BSS;
701 if (rt2x00_get_field32(word, RXD_W3_L2PAD))
702 rxdesc->dev_flags |= RXDONE_L2PAD;
705 * Process the RXWI structure that is at the start of the buffer.
707 rt2800_process_rxwi(entry, rxdesc);
711 * Interrupt functions.
713 static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
715 struct ieee80211_conf conf = { .flags = 0 };
716 struct rt2x00lib_conf libconf = { .conf = &conf };
718 rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
721 static bool rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
723 struct data_queue *queue;
724 struct queue_entry *entry;
725 u32 status;
726 u8 qid;
727 int max_tx_done = 16;
729 while (kfifo_get(&rt2x00dev->txstatus_fifo, &status)) {
730 qid = rt2x00_get_field32(status, TX_STA_FIFO_PID_QUEUE);
731 if (unlikely(qid >= QID_RX)) {
733 * Unknown queue, this shouldn't happen. Just drop
734 * this tx status.
736 WARNING(rt2x00dev, "Got TX status report with "
737 "unexpected pid %u, dropping\n", qid);
738 break;
741 queue = rt2x00queue_get_tx_queue(rt2x00dev, qid);
742 if (unlikely(queue == NULL)) {
744 * The queue is NULL, this shouldn't happen. Stop
745 * processing here and drop the tx status
747 WARNING(rt2x00dev, "Got TX status for an unavailable "
748 "queue %u, dropping\n", qid);
749 break;
752 if (unlikely(rt2x00queue_empty(queue))) {
754 * The queue is empty. Stop processing here
755 * and drop the tx status.
757 WARNING(rt2x00dev, "Got TX status for an empty "
758 "queue %u, dropping\n", qid);
759 break;
762 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
763 rt2800_txdone_entry(entry, status, rt2800pci_get_txwi(entry));
765 if (--max_tx_done == 0)
766 break;
769 return !max_tx_done;
772 static inline void rt2800pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
773 struct rt2x00_field32 irq_field)
775 u32 reg;
778 * Enable a single interrupt. The interrupt mask register
779 * access needs locking.
781 spin_lock_irq(&rt2x00dev->irqmask_lock);
782 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
783 rt2x00_set_field32(&reg, irq_field, 1);
784 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
785 spin_unlock_irq(&rt2x00dev->irqmask_lock);
788 static void rt2800pci_txstatus_tasklet(unsigned long data)
790 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
791 if (rt2800pci_txdone(rt2x00dev))
792 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
795 * No need to enable the tx status interrupt here as we always
796 * leave it enabled to minimize the possibility of a tx status
797 * register overflow. See comment in interrupt handler.
801 static void rt2800pci_pretbtt_tasklet(unsigned long data)
803 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
804 rt2x00lib_pretbtt(rt2x00dev);
805 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
806 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_PRE_TBTT);
809 static void rt2800pci_tbtt_tasklet(unsigned long data)
811 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
812 rt2x00lib_beacondone(rt2x00dev);
813 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
814 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TBTT);
817 static void rt2800pci_rxdone_tasklet(unsigned long data)
819 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
820 if (rt2x00pci_rxdone(rt2x00dev))
821 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
822 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
823 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RX_DONE);
826 static void rt2800pci_autowake_tasklet(unsigned long data)
828 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
829 rt2800pci_wakeup(rt2x00dev);
830 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
831 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_AUTO_WAKEUP);
834 static void rt2800pci_txstatus_interrupt(struct rt2x00_dev *rt2x00dev)
836 u32 status;
837 int i;
840 * The TX_FIFO_STATUS interrupt needs special care. We should
841 * read TX_STA_FIFO but we should do it immediately as otherwise
842 * the register can overflow and we would lose status reports.
844 * Hence, read the TX_STA_FIFO register and copy all tx status
845 * reports into a kernel FIFO which is handled in the txstatus
846 * tasklet. We use a tasklet to process the tx status reports
847 * because we can schedule the tasklet multiple times (when the
848 * interrupt fires again during tx status processing).
850 * Furthermore we don't disable the TX_FIFO_STATUS
851 * interrupt here but leave it enabled so that the TX_STA_FIFO
852 * can also be read while the tx status tasklet gets executed.
854 * Since we have only one producer and one consumer we don't
855 * need to lock the kfifo.
857 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
858 rt2x00pci_register_read(rt2x00dev, TX_STA_FIFO, &status);
860 if (!rt2x00_get_field32(status, TX_STA_FIFO_VALID))
861 break;
863 if (!kfifo_put(&rt2x00dev->txstatus_fifo, &status)) {
864 WARNING(rt2x00dev, "TX status FIFO overrun,"
865 "drop tx status report.\n");
866 break;
870 /* Schedule the tasklet for processing the tx status. */
871 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
874 static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
876 struct rt2x00_dev *rt2x00dev = dev_instance;
877 u32 reg, mask;
879 /* Read status and ACK all interrupts */
880 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
881 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
884 * Some devices can generate interrupts with empty CSR register, we
885 * "handle" such irq's to prevent interrupt controller treat them as
886 * spurious interrupts and disable irq line.
888 if (!reg)
889 return IRQ_HANDLED;
891 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
892 return IRQ_HANDLED;
895 * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
896 * for interrupts and interrupt masks we can just use the value of
897 * INT_SOURCE_CSR to create the interrupt mask.
899 mask = ~reg;
901 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS)) {
902 rt2800pci_txstatus_interrupt(rt2x00dev);
904 * Never disable the TX_FIFO_STATUS interrupt.
906 rt2x00_set_field32(&mask, INT_MASK_CSR_TX_FIFO_STATUS, 1);
909 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT))
910 tasklet_hi_schedule(&rt2x00dev->pretbtt_tasklet);
912 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT))
913 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
915 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
916 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
918 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
919 tasklet_schedule(&rt2x00dev->autowake_tasklet);
922 * Disable all interrupts for which a tasklet was scheduled right now,
923 * the tasklet will reenable the appropriate interrupts.
925 spin_lock(&rt2x00dev->irqmask_lock);
926 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
927 reg &= mask;
928 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
929 spin_unlock(&rt2x00dev->irqmask_lock);
931 return IRQ_HANDLED;
935 * Device probe functions.
937 static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
940 * Read EEPROM into buffer
942 if (rt2x00_is_soc(rt2x00dev))
943 rt2800pci_read_eeprom_soc(rt2x00dev);
944 else if (rt2800pci_efuse_detect(rt2x00dev))
945 rt2800pci_read_eeprom_efuse(rt2x00dev);
946 else
947 rt2800pci_read_eeprom_pci(rt2x00dev);
949 return rt2800_validate_eeprom(rt2x00dev);
952 static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
954 int retval;
957 * Allocate eeprom data.
959 retval = rt2800pci_validate_eeprom(rt2x00dev);
960 if (retval)
961 return retval;
963 retval = rt2800_init_eeprom(rt2x00dev);
964 if (retval)
965 return retval;
968 * Initialize hw specifications.
970 retval = rt2800_probe_hw_mode(rt2x00dev);
971 if (retval)
972 return retval;
975 * This device has multiple filters for control frames
976 * and has a separate filter for PS Poll frames.
978 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
979 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
982 * This device has a pre tbtt interrupt and thus fetches
983 * a new beacon directly prior to transmission.
985 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
988 * This device requires firmware.
990 if (!rt2x00_is_soc(rt2x00dev))
991 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
992 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
993 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
994 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
995 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
996 if (!modparam_nohwcrypt)
997 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
998 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
999 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
1002 * Set the rssi offset.
1004 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1006 return 0;
1009 static const struct ieee80211_ops rt2800pci_mac80211_ops = {
1010 .tx = rt2x00mac_tx,
1011 .start = rt2x00mac_start,
1012 .stop = rt2x00mac_stop,
1013 .add_interface = rt2x00mac_add_interface,
1014 .remove_interface = rt2x00mac_remove_interface,
1015 .config = rt2x00mac_config,
1016 .configure_filter = rt2x00mac_configure_filter,
1017 .set_key = rt2x00mac_set_key,
1018 .sw_scan_start = rt2x00mac_sw_scan_start,
1019 .sw_scan_complete = rt2x00mac_sw_scan_complete,
1020 .get_stats = rt2x00mac_get_stats,
1021 .get_tkip_seq = rt2800_get_tkip_seq,
1022 .set_rts_threshold = rt2800_set_rts_threshold,
1023 .sta_add = rt2x00mac_sta_add,
1024 .sta_remove = rt2x00mac_sta_remove,
1025 .bss_info_changed = rt2x00mac_bss_info_changed,
1026 .conf_tx = rt2800_conf_tx,
1027 .get_tsf = rt2800_get_tsf,
1028 .rfkill_poll = rt2x00mac_rfkill_poll,
1029 .ampdu_action = rt2800_ampdu_action,
1030 .flush = rt2x00mac_flush,
1031 .get_survey = rt2800_get_survey,
1032 .get_ringparam = rt2x00mac_get_ringparam,
1033 .tx_frames_pending = rt2x00mac_tx_frames_pending,
1036 static const struct rt2800_ops rt2800pci_rt2800_ops = {
1037 .register_read = rt2x00pci_register_read,
1038 .register_read_lock = rt2x00pci_register_read, /* same for PCI */
1039 .register_write = rt2x00pci_register_write,
1040 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
1041 .register_multiread = rt2x00pci_register_multiread,
1042 .register_multiwrite = rt2x00pci_register_multiwrite,
1043 .regbusy_read = rt2x00pci_regbusy_read,
1044 .drv_write_firmware = rt2800pci_write_firmware,
1045 .drv_init_registers = rt2800pci_init_registers,
1046 .drv_get_txwi = rt2800pci_get_txwi,
1049 static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
1050 .irq_handler = rt2800pci_interrupt,
1051 .txstatus_tasklet = rt2800pci_txstatus_tasklet,
1052 .pretbtt_tasklet = rt2800pci_pretbtt_tasklet,
1053 .tbtt_tasklet = rt2800pci_tbtt_tasklet,
1054 .rxdone_tasklet = rt2800pci_rxdone_tasklet,
1055 .autowake_tasklet = rt2800pci_autowake_tasklet,
1056 .probe_hw = rt2800pci_probe_hw,
1057 .get_firmware_name = rt2800pci_get_firmware_name,
1058 .check_firmware = rt2800_check_firmware,
1059 .load_firmware = rt2800_load_firmware,
1060 .initialize = rt2x00pci_initialize,
1061 .uninitialize = rt2x00pci_uninitialize,
1062 .get_entry_state = rt2800pci_get_entry_state,
1063 .clear_entry = rt2800pci_clear_entry,
1064 .set_device_state = rt2800pci_set_device_state,
1065 .rfkill_poll = rt2800_rfkill_poll,
1066 .link_stats = rt2800_link_stats,
1067 .reset_tuner = rt2800_reset_tuner,
1068 .link_tuner = rt2800_link_tuner,
1069 .gain_calibration = rt2800_gain_calibration,
1070 .start_queue = rt2800pci_start_queue,
1071 .kick_queue = rt2800pci_kick_queue,
1072 .stop_queue = rt2800pci_stop_queue,
1073 .flush_queue = rt2x00pci_flush_queue,
1074 .write_tx_desc = rt2800pci_write_tx_desc,
1075 .write_tx_data = rt2800_write_tx_data,
1076 .write_beacon = rt2800_write_beacon,
1077 .clear_beacon = rt2800_clear_beacon,
1078 .fill_rxdone = rt2800pci_fill_rxdone,
1079 .config_shared_key = rt2800_config_shared_key,
1080 .config_pairwise_key = rt2800_config_pairwise_key,
1081 .config_filter = rt2800_config_filter,
1082 .config_intf = rt2800_config_intf,
1083 .config_erp = rt2800_config_erp,
1084 .config_ant = rt2800_config_ant,
1085 .config = rt2800_config,
1086 .sta_add = rt2800_sta_add,
1087 .sta_remove = rt2800_sta_remove,
1090 static const struct data_queue_desc rt2800pci_queue_rx = {
1091 .entry_num = 128,
1092 .data_size = AGGREGATION_SIZE,
1093 .desc_size = RXD_DESC_SIZE,
1094 .priv_size = sizeof(struct queue_entry_priv_pci),
1097 static const struct data_queue_desc rt2800pci_queue_tx = {
1098 .entry_num = 64,
1099 .data_size = AGGREGATION_SIZE,
1100 .desc_size = TXD_DESC_SIZE,
1101 .priv_size = sizeof(struct queue_entry_priv_pci),
1104 static const struct data_queue_desc rt2800pci_queue_bcn = {
1105 .entry_num = 8,
1106 .data_size = 0, /* No DMA required for beacons */
1107 .desc_size = TXWI_DESC_SIZE,
1108 .priv_size = sizeof(struct queue_entry_priv_pci),
1111 static const struct rt2x00_ops rt2800pci_ops = {
1112 .name = KBUILD_MODNAME,
1113 .max_sta_intf = 1,
1114 .max_ap_intf = 8,
1115 .eeprom_size = EEPROM_SIZE,
1116 .rf_size = RF_SIZE,
1117 .tx_queues = NUM_TX_QUEUES,
1118 .extra_tx_headroom = TXWI_DESC_SIZE,
1119 .rx = &rt2800pci_queue_rx,
1120 .tx = &rt2800pci_queue_tx,
1121 .bcn = &rt2800pci_queue_bcn,
1122 .lib = &rt2800pci_rt2x00_ops,
1123 .drv = &rt2800pci_rt2800_ops,
1124 .hw = &rt2800pci_mac80211_ops,
1125 #ifdef CONFIG_RT2X00_LIB_DEBUGFS
1126 .debugfs = &rt2800_rt2x00debug,
1127 #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1131 * RT2800pci module information.
1133 #ifdef CONFIG_PCI
1134 static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
1135 { PCI_DEVICE(0x1814, 0x0601) },
1136 { PCI_DEVICE(0x1814, 0x0681) },
1137 { PCI_DEVICE(0x1814, 0x0701) },
1138 { PCI_DEVICE(0x1814, 0x0781) },
1139 { PCI_DEVICE(0x1814, 0x3090) },
1140 { PCI_DEVICE(0x1814, 0x3091) },
1141 { PCI_DEVICE(0x1814, 0x3092) },
1142 { PCI_DEVICE(0x1432, 0x7708) },
1143 { PCI_DEVICE(0x1432, 0x7727) },
1144 { PCI_DEVICE(0x1432, 0x7728) },
1145 { PCI_DEVICE(0x1432, 0x7738) },
1146 { PCI_DEVICE(0x1432, 0x7748) },
1147 { PCI_DEVICE(0x1432, 0x7758) },
1148 { PCI_DEVICE(0x1432, 0x7768) },
1149 { PCI_DEVICE(0x1462, 0x891a) },
1150 { PCI_DEVICE(0x1a3b, 0x1059) },
1151 #ifdef CONFIG_RT2800PCI_RT33XX
1152 { PCI_DEVICE(0x1814, 0x3390) },
1153 #endif
1154 #ifdef CONFIG_RT2800PCI_RT35XX
1155 { PCI_DEVICE(0x1432, 0x7711) },
1156 { PCI_DEVICE(0x1432, 0x7722) },
1157 { PCI_DEVICE(0x1814, 0x3060) },
1158 { PCI_DEVICE(0x1814, 0x3062) },
1159 { PCI_DEVICE(0x1814, 0x3562) },
1160 { PCI_DEVICE(0x1814, 0x3592) },
1161 { PCI_DEVICE(0x1814, 0x3593) },
1162 #endif
1163 #ifdef CONFIG_RT2800PCI_RT53XX
1164 { PCI_DEVICE(0x1814, 0x5390) },
1165 { PCI_DEVICE(0x1814, 0x539a) },
1166 { PCI_DEVICE(0x1814, 0x539f) },
1167 #endif
1168 { 0, }
1170 #endif /* CONFIG_PCI */
1172 MODULE_AUTHOR(DRV_PROJECT);
1173 MODULE_VERSION(DRV_VERSION);
1174 MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
1175 MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
1176 #ifdef CONFIG_PCI
1177 MODULE_FIRMWARE(FIRMWARE_RT2860);
1178 MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
1179 #endif /* CONFIG_PCI */
1180 MODULE_LICENSE("GPL");
1182 #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
1183 static int rt2800soc_probe(struct platform_device *pdev)
1185 return rt2x00soc_probe(pdev, &rt2800pci_ops);
1188 static struct platform_driver rt2800soc_driver = {
1189 .driver = {
1190 .name = "rt2800_wmac",
1191 .owner = THIS_MODULE,
1192 .mod_name = KBUILD_MODNAME,
1194 .probe = rt2800soc_probe,
1195 .remove = __devexit_p(rt2x00soc_remove),
1196 .suspend = rt2x00soc_suspend,
1197 .resume = rt2x00soc_resume,
1199 #endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
1201 #ifdef CONFIG_PCI
1202 static int rt2800pci_probe(struct pci_dev *pci_dev,
1203 const struct pci_device_id *id)
1205 return rt2x00pci_probe(pci_dev, &rt2800pci_ops);
1208 static struct pci_driver rt2800pci_driver = {
1209 .name = KBUILD_MODNAME,
1210 .id_table = rt2800pci_device_table,
1211 .probe = rt2800pci_probe,
1212 .remove = __devexit_p(rt2x00pci_remove),
1213 .suspend = rt2x00pci_suspend,
1214 .resume = rt2x00pci_resume,
1216 #endif /* CONFIG_PCI */
1218 static int __init rt2800pci_init(void)
1220 int ret = 0;
1222 #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
1223 ret = platform_driver_register(&rt2800soc_driver);
1224 if (ret)
1225 return ret;
1226 #endif
1227 #ifdef CONFIG_PCI
1228 ret = pci_register_driver(&rt2800pci_driver);
1229 if (ret) {
1230 #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
1231 platform_driver_unregister(&rt2800soc_driver);
1232 #endif
1233 return ret;
1235 #endif
1237 return ret;
1240 static void __exit rt2800pci_exit(void)
1242 #ifdef CONFIG_PCI
1243 pci_unregister_driver(&rt2800pci_driver);
1244 #endif
1245 #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
1246 platform_driver_unregister(&rt2800soc_driver);
1247 #endif
1250 module_init(rt2800pci_init);
1251 module_exit(rt2800pci_exit);