Linux-2.6.12-rc2
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / sh / mm / tlb-sh3.c
blob7a0d5c10bf20908dfad7a58fb8f96300f1f61f2e
1 /*
2 * arch/sh/mm/tlb-sh3.c
4 * SH-3 specific TLB operations
6 * Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2002 Paul Mundt
9 * Released under the terms of the GNU GPL v2.0.
11 #include <linux/signal.h>
12 #include <linux/sched.h>
13 #include <linux/kernel.h>
14 #include <linux/errno.h>
15 #include <linux/string.h>
16 #include <linux/types.h>
17 #include <linux/ptrace.h>
18 #include <linux/mman.h>
19 #include <linux/mm.h>
20 #include <linux/smp.h>
21 #include <linux/smp_lock.h>
22 #include <linux/interrupt.h>
24 #include <asm/system.h>
25 #include <asm/io.h>
26 #include <asm/uaccess.h>
27 #include <asm/pgalloc.h>
28 #include <asm/mmu_context.h>
29 #include <asm/cacheflush.h>
31 void update_mmu_cache(struct vm_area_struct * vma,
32 unsigned long address, pte_t pte)
34 unsigned long flags;
35 unsigned long pteval;
36 unsigned long vpn;
38 /* Ptrace may call this routine. */
39 if (vma && current->active_mm != vma->vm_mm)
40 return;
42 #if defined(CONFIG_SH7705_CACHE_32KB)
43 struct page *page;
44 page = pte_page(pte);
45 if (VALID_PAGE(page) && !test_bit(PG_mapped, &page->flags)) {
46 unsigned long phys = pte_val(pte) & PTE_PHYS_MASK;
47 __flush_wback_region((void *)P1SEGADDR(phys), PAGE_SIZE);
48 __set_bit(PG_mapped, &page->flags);
50 #endif
52 local_irq_save(flags);
54 /* Set PTEH register */
55 vpn = (address & MMU_VPN_MASK) | get_asid();
56 ctrl_outl(vpn, MMU_PTEH);
58 pteval = pte_val(pte);
60 /* Set PTEL register */
61 pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
62 /* conveniently, we want all the software flags to be 0 anyway */
63 ctrl_outl(pteval, MMU_PTEL);
65 /* Load the TLB */
66 asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
67 local_irq_restore(flags);
70 void __flush_tlb_page(unsigned long asid, unsigned long page)
72 unsigned long addr, data;
73 int i, ways = MMU_NTLB_WAYS;
76 * NOTE: PTEH.ASID should be set to this MM
77 * _AND_ we need to write ASID to the array.
79 * It would be simple if we didn't need to set PTEH.ASID...
81 addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000);
82 data = (page & 0xfffe0000) | asid; /* VALID bit is off */
84 if ((cpu_data->flags & CPU_HAS_MMU_PAGE_ASSOC)) {
85 addr |= MMU_PAGE_ASSOC_BIT;
86 ways = 1; /* we already know the way .. */
89 for (i = 0; i < ways; i++)
90 ctrl_outl(data, addr + (i << 8));