MPEGPlayer: Skip to next file when there is a problem with a video file in all-play...
[kugel-rb.git] / firmware / export / as3525.h
blobe44b4ed693c6b6e2dac6d791c9c352182ef39d5a
1 /*
2 * (C) Copyright 2006
3 * Copyright (C) 2006 Austriamicrosystems, by thomas.luo
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
20 #ifndef __AS3525_H__
21 #define __AS3525_H__
23 #define CACHEALIGN_BITS (5)
25 #define UART_CHANNELS 1
28 #if MEMORYSIZE <= 2
29 /* we put the codec buffer in IRAM */
30 #define AMS_LOWMEM
31 #endif
33 /* Virtual addresses */
34 #define DRAM_ORIG 0x30000000
35 #define IRAM_ORIG (DRAM_ORIG + DRAM_SIZE) /* IRAM is mapped just next to DRAM */
37 #define DRAM_SIZE (MEMORYSIZE * 0x100000)
38 #define IRAM_SIZE 0x50000
41 /* AS352X only supports 512 Byte HW ECC */
42 #define ECCSIZE 512
43 #define ECCBYTES 3
45 /* AS352X MMU Page Table Entries */
46 #define TTB_SIZE 0x4000
47 #define TTB_BASE_ADDR (DRAM_ORIG + DRAM_SIZE - TTB_SIZE)
50 /* AS352X device base addresses */
54 ------------------------------------------------------------------------
55 * AS352X Registers
57 ------------------------------------------------------------------------
62 /* AHB */
63 #define USB_BASE 0xC6000000
64 #define VIC_BASE 0xC6010000
65 #define DMAC_BASE 0xC6020000
66 #define MPMC_BASE 0xC6030000
67 #define MEMSTICK_BASE 0xC6040000
68 #define CF_IDE_BASE 0xC6050000
70 /* APB */
71 #define NAND_FLASH_BASE 0xC8000000
72 #define BIST_MANAGER_BASE 0xC8010000
73 #define SD_MCI_BASE 0xC8020000
74 #define TIMER_BASE 0xC8040000
75 #define WDT_BASE 0xC8050000
76 #define I2C_MS_BASE 0xC8060000
77 #define I2C_AUDIO_BASE 0xC8070000
78 #define SSP_BASE 0xC8080000
79 #define I2SIN_BASE 0xC8090000
80 #define I2SOUT_BASE 0xC80A0000
81 #define GPIOA_BASE 0xC80B0000
82 #define GPIOB_BASE 0xC80C0000
83 #define GPIOC_BASE 0xC80D0000
84 #define GPIOD_BASE 0xC80E0000
85 #define CGU_BASE 0xC80F0000
86 #define CCU_BASE 0xC8100000
87 #define UART0_BASE 0xC8110000
88 #define DBOP_BASE 0xC8120000
98 ------------------------------------------------------------------------
99 * AS352X control registers
101 ------------------------------------------------------------------------
104 #define CCU_SRC (*(volatile unsigned long *)(CCU_BASE + 0x00))
105 #define CCU_SRL (*(volatile unsigned long *)(CCU_BASE + 0x04))
106 #define CCU_MEMMAP (*(volatile unsigned long *)(CCU_BASE + 0x08))
107 #define CCU_IO (*(volatile unsigned long *)(CCU_BASE + 0x0C))
108 #define CCU_SCON (*(volatile unsigned long *)(CCU_BASE + 0x10))
109 #define CCU_VERS (*(volatile unsigned long *)(CCU_BASE + 0x14))
110 #define CCU_SPARE1 (*(volatile unsigned long *)(CCU_BASE + 0x18))
111 #define CCU_SPARE2 (*(volatile unsigned long *)(CCU_BASE + 0x1C))
113 /* DBOP */
114 #define DBOP_TIMPOL_01 (*(volatile unsigned long *)(DBOP_BASE + 0x00))
115 #define DBOP_TIMPOL_23 (*(volatile unsigned long *)(DBOP_BASE + 0x04))
116 #define DBOP_CTRL (*(volatile unsigned long *)(DBOP_BASE + 0x08))
117 #define DBOP_STAT (*(volatile unsigned long *)(DBOP_BASE + 0x0C))
118 /* default is 16bit, but we switch to 32bit for some targets for better speed */
119 #define DBOP_DOUT8 (*(volatile unsigned char*)(DBOP_BASE + 0x10))
120 #define DBOP_DOUT (*(volatile unsigned short*)(DBOP_BASE + 0x10))
121 #define DBOP_DOUT16 (*(volatile unsigned short*)(DBOP_BASE + 0x10))
122 #define DBOP_DOUT32 (*(volatile unsigned long *)(DBOP_BASE + 0x10))
123 #define DBOP_DIN (*(volatile unsigned short*)(DBOP_BASE + 0x14))
127 * Reset Control Lines in CCU_SRC register
129 #define CCU_SRC_DBOP_EN ( 1 << 24 )
130 #define CCU_SRC_SPDIF_EN ( 1 << 22 )
131 #define CCU_SRC_TIMER_EN ( 1 << 21 )
132 #define CCU_SRC_SSP_EN ( 1 << 20 )
133 #define CCU_SRC_WDO_EN ( 1 << 19 )
134 #define CCU_SRC_IDE_EN ( 1 << 18 )
135 #define CCU_SRC_IDE_AHB_EN ( 1 << 17 )
136 #define CCU_SRC_UART0 ( 1 << 16 )
137 #define CCU_SRC_NAF_EN ( 1 << 15 )
138 #define CCU_SRC_SDMCI_EN ( 1 << 14 )
139 #define CCU_SRC_GPIO_EN ( 1 << 13 )
140 #define CCU_SRC_I2C_AUDIO_EN ( 1 << 12 )
141 #define CCU_SRC_I2C_EN ( 1 << 11 )
142 #define CCU_SRC_MST_EN ( 1 << 10 )
143 #define CCU_SRC_I2SIN ( 1 << 9 )
144 #define CCU_SRC_I2SOUT ( 1 << 8 )
145 #define CCU_SRC_USB_AHB_EN ( 1 << 7 )
146 #define CCU_SRC_USB_PHY_EN ( 1 << 6 )
147 #define CCU_SRC_DMAC_EN ( 1 << 5 )
148 #define CCU_SRC_VIC_EN ( 1 << 4 )
151 * Magic number for CCU_SRL for reset.
153 #define CCU_SRL_MAGIC_NUMBER 0x1A720212
156 * Chip select lines for NAF. Use these constants to select/deselct the
157 CE lines
158 * for NAND flashes in Register CCU_IO.
160 #define CCU_IO_NAF_CE_LINE_0 ( 0 << 7 )
161 #define CCU_IO_NAF_CE_LINE_1 ( 1 << 7 )
162 #define CCU_IO_NAF_CE_LINE_2 ( 2 << 7 )
163 #define CCU_IO_NAF_CE_LINE_3 ( 3 << 7 )
165 /* CCU IO Select/Deselect IDE */
166 #define CCU_IO_IDE ( 1 << 5 )
168 /* CCU IO Select/desect I2C */
169 #define CCU_IO_I2C_MASTER_SLAVE ( 1 << 1 )
171 /* CCU IO Select/desect UART */
172 #define CCU_IO_UART0 ( 1 << 0 )
175 #define CCU_RESET_ALL_BUT_MEMORY \
176 ( CCU_SRC_DBOP_EN \
177 | CCU_SRC_SPDIF_EN \
178 | CCU_SRC_TIMER_EN \
179 | CCU_SRC_SSP_EN \
180 | CCU_SRC_WDO_EN \
181 | CCU_SRC_IDE_EN \
182 | CCU_SRC_IDE_AHB_EN \
183 | CCU_SRC_UART0 \
184 | CCU_SRC_NAF_EN \
185 | CCU_SRC_SDMCI_EN \
186 | CCU_SRC_GPIO_EN \
187 | CCU_SRC_I2C_AUDIO_EN \
188 | CCU_SRC_I2C_EN \
189 | CCU_SRC_MST_EN \
190 | CCU_SRC_I2SIN \
191 | CCU_SRC_I2SOUT \
192 | CCU_SRC_USB_AHB_EN \
193 | CCU_SRC_USB_PHY_EN \
194 | CCU_SRC_DMAC_EN \
195 | CCU_SRC_VIC_EN \
198 #define CCU_IO_UART ( 1 << 0 )
200 ------------------------------------------------------------------------
201 * AS352X clock control registers
203 ------------------------------------------------------------------------
206 #define CGU_PLLA (*(volatile unsigned long *)(CGU_BASE + 0x00))
207 #define CGU_PLLB (*(volatile unsigned long *)(CGU_BASE + 0x04))
208 #define CGU_PLLASUP (*(volatile unsigned long *)(CGU_BASE + 0x08))
209 #define CGU_PLLBSUP (*(volatile unsigned long *)(CGU_BASE + 0x0C))
210 #define CGU_PROC (*(volatile unsigned long *)(CGU_BASE + 0x10))
211 #define CGU_PERI (*(volatile unsigned long *)(CGU_BASE + 0x14))
212 #define CGU_AUDIO (*(volatile unsigned long *)(CGU_BASE + 0x18))
213 #define CGU_USB (*(volatile unsigned long *)(CGU_BASE + 0x1C))
214 #define CGU_INTCTRL (*(volatile unsigned long *)(CGU_BASE + 0x20))
215 #define CGU_IRQ (*(volatile unsigned long *)(CGU_BASE + 0x24))
216 #define CGU_COUNTA (*(volatile unsigned long *)(CGU_BASE + 0x28))
217 #define CGU_COUNTB (*(volatile unsigned long *)(CGU_BASE + 0x2C))
218 #define CGU_IDE (*(volatile unsigned long *)(CGU_BASE + 0x30))
219 #define CGU_MEMSTICK (*(volatile unsigned long *)(CGU_BASE + 0x34))
220 #define CGU_DBOP (*(volatile unsigned long *)(CGU_BASE + 0x38))
222 #define CGU_VIC_CLOCK_ENABLE ( 1 << 23 ) /* vic */
223 /* --- are disabled after reset --- */
224 #define CGU_EXTMEM_CLOCK_ENABLE ( 1 << 27 ) /* external memory */
225 #define CGU_EXTMEMIF_CLOCK_ENABLE ( 1 << 26 ) /* ext mem AHB IF */
226 #define CGU_DMA_CLOCK_ENABLE ( 1 << 22 ) /* dma */
227 #define CGU_USB_CLOCK_ENABLE ( 1 << 21 ) /* usb */
228 #define CGU_I2SOUT_APB_CLOCK_ENABLE ( 1 << 20 ) /* i2sout */
229 #define CGU_I2SIN_APB_CLOCK_ENABLE ( 1 << 19 ) /* i2sin */
230 #define CGU_I2C_MASTER_SLAVE_CLOCK_ENABLE ( 1 << 18 ) /* i2c master/slave */
231 #define CGU_I2C_AUDIO_MASTER_CLOCK_ENABLE ( 1 << 17 ) /* i2c audio master */
232 #define CGU_GPIO_CLOCK_ENABLE ( 1 << 16 ) /* gpio */
233 #define CGU_MCI_CLOCK_ENABLE ( 1 << 15 ) /* mmc + sd */
234 #define CGU_NAF_CLOCK_ENABLE ( 1 << 14 ) /* naf */
235 #define CGU_UART_APB_CLOCK_ENABLE ( 1 << 13 ) /* uart */
236 #define CGU_WDOCNT_CLOCK_ENABLE ( 1 << 12 ) /* watchdog counter */
237 #define CGU_WDOIF_CLOCK_ENABLE ( 1 << 11 ) /* watchdog timer module */
238 #define CGU_SSP_CLOCK_ENABLE ( 1 << 10 ) /* ssp */
239 #define CGU_TIMER1_CLOCK_ENABLE ( 1 << 9 ) /* timer 1 */
240 #define CGU_TIMER2_CLOCK_ENABLE ( 1 << 8 ) /* timer 2 */
241 #define CGU_TIMERIF_CLOCK_ENABLE ( 1 << 7 ) /* timer interface */
243 /* CGU_PLL[AB]SUP bits */
244 #define CGU_PLL_POWERDOWN ( 1 << 3 )
246 /* CGU_INTCTRL bits */
247 #define CGU_PLLA_LOCK ( 1 << 0 )
248 #define CGU_PLLB_LOCK ( 1 << 1 )
250 /** ------------------------------------------------------------------
251 * Number of cycles to wait before cgu is safely locked.
253 #define CGU_LOCK_CNT 0xFF
255 /* FIFO depth is 16 for tx and rx fifo */
256 #define UART_FIFO_DEPTH 16
258 /* ------------------- UART Line Control Register bit fields -------------------- */
260 #define UART_LNCTL_DLSEN (1 << 7) /* Device latch select bit */
263 /* -------------- UART Interrupt Control Register bit fields --------------- */
265 #define UART_INTR_RXDRDY 0x1 /* Data ready interrupt */
266 #define UART_INTR_TXEMT 0x2 /* Transmit data empty interrupt */
267 #define UART_INTR_RXLINESTATUS 0x4 /* Receive line status interrupt */
269 /* ------------------- UART Line Status Register bit fields -------------------- */
271 #define UART_ERRORBITS 0x1E
272 #define UART_RX_DATA_READY (1 << 0)
273 #define UART_TX_HOLD_EMPTY (1 << 5)
275 /* ------------------- FIFO CNTL Register contants -------------------*/
277 #define UART_FIFO_EN (1 << 0) /* Enable the UART FIFO */
278 #define UART_TX_FIFO_RST (1 << 1) /* Enable the UART FIFO */
279 #define UART_RX_FIFO_RST (1 << 2)
280 #define UART_RXFIFO_TRIGLVL_1 (0 << 4) /* RX FIFO TRIGGER_LEVEL 1 */
281 #define UART_RXFIFO_TRIGLVL_4 0x08 /* RX FIFO TRIGGER_LEVEL 4 */
282 #define UART_RXFIFO_TRIGLVL_8 0x10 /* RX FIFO TRIGGER_LEVEL 8 */
283 #define UART_RXFIFO_TRIGLVL_14 0x18 /* RX FIFO TRIGGER_LEVEL 14 */
286 /* ------------------- FIFO status Register contants ------------------*/
287 #define UART_TX_FIFO_FULL (1 << 0)
288 #define UART_RX_FIFO_FULL (1 << 1)
289 #define UART_TX_FIFO_EMPTY (1 << 2)
290 #define UART_RX_FIFO_EMPTY (1 << 3)
293 /* ----------------------- defines ---------------------------------------- */
297 #define UART_DATA_REG (*(volatile unsigned long*)(UART0_BASE + 0x00)) /* Data register */
298 #define UART_DLO_REG (*(volatile unsigned long*)(UART0_BASE + 0x00)) /* Clock divider(lower byte) register */
299 #define UART_DHI_REG (*(volatile unsigned long*)(UART0_BASE + 0x04)) /* Clock divider(higher byte) register */
300 #define UART_INTEN_REG (*(volatile unsigned long*)(UART0_BASE + 0x04)) /* Interrupt enable register */
301 #define UART_INTSTATUS_REG (*(volatile unsigned long*)(UART0_BASE + 0x08)) /* Interrupt status register */
302 #define UART_FCTL_REG (*(volatile unsigned long*)(UART0_BASE + 0x0C)) /* Fifo control register */
303 #define UART_FSTATUS_REG (*(volatile unsigned long*)(UART0_BASE + 0x0C)) /* Fifo status register */
304 #define UART_LNCTL_REG (*(volatile unsigned long*)(UART0_BASE + 0x10)) /* Line control register */
305 #define UART_LNSTATUS_REG (*(volatile unsigned long*)(UART0_BASE + 0x14)) /* Line status register */
308 #define SD_MCI_POWER (*(volatile unsigned long*)(SD_MCI_BASE + 0x0))
311 #define TIMER1_LOAD (*(volatile unsigned long*)(TIMER_BASE + 0x00)) /* 32-bit width */
312 #define TIMER1_VALUE (*(volatile unsigned long*)(TIMER_BASE + 0x04)) /* 32 bit width */
313 #define TIMER1_CONTROL (*(volatile unsigned long*)(TIMER_BASE + 0x08)) /* 8 bit width */
314 #define TIMER1_INTCLR (*(volatile unsigned long*)(TIMER_BASE + 0x0C)) /* clears ir by write access */
315 #define TIMER1_RIS (*(volatile unsigned long*)(TIMER_BASE + 0x10)) /* 1 bit width */
316 #define TIMER1_MIS (*(volatile unsigned long*)(TIMER_BASE + 0x14)) /* 1 bit width */
317 #define TIMER1_BGLOAD (*(volatile unsigned long*)(TIMER_BASE + 0x18)) /* 32-bit width */
319 #define TIMER2_LOAD (*(volatile unsigned long*)(TIMER_BASE + 0x20)) /* 32-bit width */
320 #define TIMER2_VALUE (*(volatile unsigned long*)(TIMER_BASE + 0x24)) /* 32 bit width */
321 #define TIMER2_CONTROL (*(volatile unsigned long*)(TIMER_BASE + 0x28)) /* 8 bit width */
322 #define TIMER2_INTCLR (*(volatile unsigned long*)(TIMER_BASE + 0x2C)) /* clears ir by write access */
323 #define TIMER2_RIS (*(volatile unsigned long*)(TIMER_BASE + 0x30)) /* 1 bit width */
324 #define TIMER2_MIS (*(volatile unsigned long*)(TIMER_BASE + 0x34)) /* 1 bit width */
325 #define TIMER2_BGLOAD (*(volatile unsigned long*)(TIMER_BASE + 0x38)) /* 32-bit width */
328 * Counter/Timer control register bits
330 #define TIMER_ENABLE 0x80
331 #define TIMER_PERIODIC 0x40
332 #define TIMER_INT_ENABLE 0x20
333 #define TIMER_32_BIT 0x02
334 #define TIMER_ONE_SHOT 0x01
335 #define TIMER_PRESCALE_1 0x00
336 #define TIMER_PRESCALE_16 0x04
337 #define TIMER_PRESCALE_256 0x08
340 /* Watchdog registers */
341 #define WDT_LOAD (*(volatile unsigned long*)(WDT_BASE))
342 #define WDT_CONTROL (*(volatile unsigned long*)(WDT_BASE+8))
345 /* GPIO registers */
347 #define GPIOA_DIR (*(volatile unsigned char*)(GPIOA_BASE+0x400))
348 #define GPIOA_IS (*(volatile unsigned char*)(GPIOA_BASE+0x404))
349 #define GPIOA_IBE (*(volatile unsigned char*)(GPIOA_BASE+0x408))
350 #define GPIOA_IEV (*(volatile unsigned char*)(GPIOA_BASE+0x40C))
351 #define GPIOA_IE (*(volatile unsigned char*)(GPIOA_BASE+0x410))
352 #define GPIOA_RIS (*(volatile unsigned char*)(GPIOA_BASE+0x414))
353 #define GPIOA_MIS (*(volatile unsigned char*)(GPIOA_BASE+0x418))
354 #define GPIOA_IC (*(volatile unsigned char*)(GPIOA_BASE+0x41C))
355 #define GPIOA_AFSEL (*(volatile unsigned char*)(GPIOA_BASE+0x420))
356 #define GPIOA_PIN(a) (*(volatile unsigned char*)(GPIOA_BASE+(1<<((a)+2))))
357 #define GPIOA_DATA (*(volatile unsigned char*)(GPIOA_BASE+(0xff<<2)))
360 #define GPIOB_DIR (*(volatile unsigned char*)(GPIOB_BASE+0x400))
361 #define GPIOB_IS (*(volatile unsigned char*)(GPIOB_BASE+0x404))
362 #define GPIOB_IBE (*(volatile unsigned char*)(GPIOB_BASE+0x408))
363 #define GPIOB_IEV (*(volatile unsigned char*)(GPIOB_BASE+0x40C))
364 #define GPIOB_IE (*(volatile unsigned char*)(GPIOB_BASE+0x410))
365 #define GPIOB_RIS (*(volatile unsigned char*)(GPIOB_BASE+0x414))
366 #define GPIOB_MIS (*(volatile unsigned char*)(GPIOB_BASE+0x418))
367 #define GPIOB_IC (*(volatile unsigned char*)(GPIOB_BASE+0x41C))
368 #define GPIOB_AFSEL (*(volatile unsigned char*)(GPIOB_BASE+0x420))
369 #define GPIOB_PIN(a) (*(volatile unsigned char*)(GPIOB_BASE+(1<<((a)+2))))
370 #define GPIOB_DATA (*(volatile unsigned char*)(GPIOB_BASE+(0xff<<2)))
372 #define GPIOC_DIR (*(volatile unsigned char*)(GPIOC_BASE+0x400))
373 #define GPIOC_IS (*(volatile unsigned char*)(GPIOC_BASE+0x404))
374 #define GPIOC_IBE (*(volatile unsigned char*)(GPIOC_BASE+0x408))
375 #define GPIOC_IEV (*(volatile unsigned char*)(GPIOC_BASE+0x40C))
376 #define GPIOC_IE (*(volatile unsigned char*)(GPIOC_BASE+0x410))
377 #define GPIOC_RIS (*(volatile unsigned char*)(GPIOC_BASE+0x414))
378 #define GPIOC_MIS (*(volatile unsigned char*)(GPIOC_BASE+0x418))
379 #define GPIOC_IC (*(volatile unsigned char*)(GPIOC_BASE+0x41C))
380 #define GPIOC_AFSEL (*(volatile unsigned char*)(GPIOC_BASE+0x420))
381 #define GPIOC_PIN(a) (*(volatile unsigned char*)(GPIOC_BASE+(1<<((a)+2))))
382 #define GPIOC_DATA (*(volatile unsigned char*)(GPIOC_BASE+(0xff<<2)))
384 #define GPIOD_DIR (*(volatile unsigned char*)(GPIOD_BASE+0x400))
385 #define GPIOD_IS (*(volatile unsigned char*)(GPIOD_BASE+0x404))
386 #define GPIOD_IBE (*(volatile unsigned char*)(GPIOD_BASE+0x408))
387 #define GPIOD_IEV (*(volatile unsigned char*)(GPIOD_BASE+0x40C))
388 #define GPIOD_IE (*(volatile unsigned char*)(GPIOD_BASE+0x410))
389 #define GPIOD_RIS (*(volatile unsigned char*)(GPIOD_BASE+0x414))
390 #define GPIOD_MIS (*(volatile unsigned char*)(GPIOD_BASE+0x418))
391 #define GPIOD_IC (*(volatile unsigned char*)(GPIOD_BASE+0x41C))
392 #define GPIOD_AFSEL (*(volatile unsigned char*)(GPIOD_BASE+0x420))
393 #define GPIOD_PIN(a) (*(volatile unsigned char*)(GPIOD_BASE+(1<<((a)+2))))
394 #define GPIOD_DATA (*(volatile unsigned char*)(GPIOD_BASE+(0xff<<2)))
396 /* ARM PL172 Memory Controller registers */
398 #define MPMC_CONTROL (*(volatile unsigned long*)(MPMC_BASE+0x000))
399 #define MPMC_STATUS (*(volatile unsigned long*)(MPMC_BASE+0x004))
400 #define MPMC_CONFIG (*(volatile unsigned long*)(MPMC_BASE+0x008))
402 #define MPMC_DYNAMIC_CONTROL (*(volatile unsigned long*)(MPMC_BASE+0x020))
403 #define MPMC_DYNAMIC_REFRESH (*(volatile unsigned long*)(MPMC_BASE+0x024))
404 #define MPMC_DYNAMIC_READ_CONFIG (*(volatile unsigned long*)(MPMC_BASE+0x028))
405 #define MPMC_DYNAMIC_tRP (*(volatile unsigned long*)(MPMC_BASE+0x030))
406 #define MPMC_DYNAMIC_tRAS (*(volatile unsigned long*)(MPMC_BASE+0x034))
407 #define MPMC_DYNAMIC_tSREX (*(volatile unsigned long*)(MPMC_BASE+0x038))
408 #define MPMC_DYNAMIC_tAPR (*(volatile unsigned long*)(MPMC_BASE+0x03C))
409 #define MPMC_DYNAMIC_tDAL (*(volatile unsigned long*)(MPMC_BASE+0x040))
410 #define MPMC_DYNAMIC_tWR (*(volatile unsigned long*)(MPMC_BASE+0x044))
411 #define MPMC_DYNAMIC_tRC (*(volatile unsigned long*)(MPMC_BASE+0x048))
412 #define MPMC_DYNAMIC_tRFC (*(volatile unsigned long*)(MPMC_BASE+0x04C))
413 #define MPMC_DYNAMIC_tXSR (*(volatile unsigned long*)(MPMC_BASE+0x050))
414 #define MPMC_DYNAMIC_tRRD (*(volatile unsigned long*)(MPMC_BASE+0x054))
415 #define MPMC_DYNAMIC_tMRD (*(volatile unsigned long*)(MPMC_BASE+0x058))
417 #define MPMC_STATIC_EXTENDED_WAIT (*(volatile unsigned long*)(MPMC_BASE+0x080))
419 #define MPMC_DYNAMIC_CONFIG_0 (*(volatile unsigned long*)(MPMC_BASE+0x100))
420 #define MPMC_DYNAMIC_CONFIG_1 (*(volatile unsigned long*)(MPMC_BASE+0x120))
421 #define MPMC_DYNAMIC_CONFIG_2 (*(volatile unsigned long*)(MPMC_BASE+0x140))
422 #define MPMC_DYNAMIC_CONFIG_3 (*(volatile unsigned long*)(MPMC_BASE+0x160))
424 #define MPMC_DYNAMIC_RASCAS_0 (*(volatile unsigned long*)(MPMC_BASE+0x104))
425 #define MPMC_DYNAMIC_RASCAS_1 (*(volatile unsigned long*)(MPMC_BASE+0x124))
426 #define MPMC_DYNAMIC_RASCAS_2 (*(volatile unsigned long*)(MPMC_BASE+0x144))
427 #define MPMC_DYNAMIC_RASCAS_3 (*(volatile unsigned long*)(MPMC_BASE+0x164))
429 #define MPMC_PERIPH_ID2 (*(volatile unsigned long*)(MPMC_BASE+0xFE8))
431 /* VIC controller (PL190) registers */
433 #define VIC_IRQ_STATUS (*(volatile unsigned long*)(VIC_BASE+0x00))
434 #define VIC_FIQ_STATUS (*(volatile unsigned long*)(VIC_BASE+0x04))
435 #define VIC_RAW_INTR (*(volatile unsigned long*)(VIC_BASE+0x08))
436 #define VIC_INT_SELECT (*(volatile unsigned long*)(VIC_BASE+0x0C))
437 #define VIC_INT_ENABLE (*(volatile unsigned long*)(VIC_BASE+0x10))
438 #define VIC_INT_EN_CLEAR (*(volatile unsigned long*)(VIC_BASE+0x14))
439 #define VIC_SOFT_INT (*(volatile unsigned long*)(VIC_BASE+0x18))
440 #define VIC_SOFT_INT_CLEAR (*(volatile unsigned long*)(VIC_BASE+0x1C))
441 #define VIC_PROTECTION (*(volatile unsigned long*)(VIC_BASE+0x20))
442 #define VIC_VECT_ADDR ((void (* volatile *) (void)) (VIC_BASE+0x30))
443 #define VIC_DEF_VECT_ADDR ((void (* volatile *) (void)) (VIC_BASE+0x34))
444 #define VIC_VECT_ADDRS ((void (* volatile *) (void)) (VIC_BASE+0x100))
445 #define VIC_VECT_CNTLS ((volatile unsigned long*)(VIC_BASE+0x200))
447 /* Interrupt sources (for vectors setup) */
448 #define INT_SRC_WATCHDOG 0
449 #define INT_SRC_TIMER1 1
450 #define INT_SRC_TIMER2 2
451 #define INT_SRC_USB 3
452 #define INT_SRC_DMAC 4
453 #define INT_SRC_NAND 5
454 #define INT_SRC_IDE 6
455 #define INT_SRC_MCI0 7
456 #define INT_SRC_MCI1 8
457 #define INT_SRC_AUDIO 9
458 #define INT_SRC_SSP 10
459 #define INT_SRC_I2C_MS 11
460 #define INT_SRC_I2C_AUDIO 12
461 #define INT_SRC_I2SIN 13
462 #define INT_SRC_I2SOUT 14
463 #define INT_SRC_UART 15
464 #define INT_SRC_GPIOD 16
465 /* 17 reserved */
466 #define INT_SRC_CGU 18
467 #define INT_SRC_MEMORY_STICK 19
468 #define INT_SRC_DBOP 20
469 /* 21-28 reserved */
470 #define INT_SRC_GPIOA 29
471 #define INT_SRC_GPIOB 30
472 #define INT_SRC_GPIOC 31
474 /* Interrupt sources bitmask */
475 #define INTERRUPT_WATCHDOG (1<<0)
476 #define INTERRUPT_TIMER1 (1<<1)
477 #define INTERRUPT_TIMER2 (1<<2)
478 #define INTERRUPT_USB (1<<3)
479 #define INTERRUPT_DMAC (1<<4)
480 #define INTERRUPT_NAND (1<<5)
481 #define INTERRUPT_IDE (1<<6)
482 #define INTERRUPT_MCI0 (1<<7)
483 #define INTERRUPT_MCI1 (1<<8)
484 #define INTERRUPT_AUDIO (1<<9)
485 #define INTERRUPT_SSP (1<<10)
486 #define INTERRUPT_I2C_MS (1<<11)
487 #define INTERRUPT_I2C_AUDIO (1<<12)
488 #define INTERRUPT_I2SIN (1<<13)
489 #define INTERRUPT_I2SOUT (1<<14)
490 #define INTERRUPT_UART (1<<15)
491 #define INTERRUPT_GPIOD (1<<16)
492 /* 17 reserved */
493 #define INTERRUPT_CGU (1<<18)
494 #define INTERRUPT_MEMORY_STICK (1<<19)
495 #define INTERRUPT_DBOP (1<<20)
496 /* 21-28 reserved */
497 #define INTERRUPT_GPIOA (1<<29)
498 #define INTERRUPT_GPIOB (1<<30)
499 #define INTERRUPT_GPIOC (1<<31)
501 /* I2SOUT registers */
503 #define I2SOUT_CONTROL (*(volatile unsigned char*)(I2SOUT_BASE+0x00))
504 #define I2SOUT_MASK (*(volatile unsigned char*)(I2SOUT_BASE+0x04))
505 #define I2SOUT_RAW_STATUS (*(volatile unsigned char*)(I2SOUT_BASE+0x08))
506 #define I2SOUT_STATUS (*(volatile unsigned char*)(I2SOUT_BASE+0x0C))
507 #define I2SOUT_CLEAR (*(volatile unsigned char*)(I2SOUT_BASE+0x10))
508 #define I2SOUT_DATA (volatile unsigned long*)(I2SOUT_BASE+0x14)
511 /* SSP registers (PrimeCell PL022) */
513 #define SSP_CR0 (*(volatile unsigned short*)(SSP_BASE+0x00))
514 #define SSP_CR1 (*(volatile unsigned char*)(SSP_BASE+0x04))
515 #define SSP_DATA (*(volatile unsigned short*)(SSP_BASE+0x08))
516 #define SSP_SR (*(volatile unsigned char*)(SSP_BASE+0x0C))
517 #define SSP_CPSR (*(volatile unsigned char*)(SSP_BASE+0x10))
518 #define SSP_IMSC (*(volatile unsigned char*)(SSP_BASE+0x14))
519 #define SSP_IRS (*(volatile unsigned char*)(SSP_BASE+0x18))
520 #define SSP_MIS (*(volatile unsigned char*)(SSP_BASE+0x1C))
521 #define SSP_ICR (*(volatile unsigned char*)(SSP_BASE+0x20))
522 #define SSP_DMACR (*(volatile unsigned char*)(SSP_BASE+0x24))
524 /* PCM addresses for obtaining buffers will be what DMA is using (physical) */
525 #define HAVE_PCM_DMA_ADDRESS
526 #define HAVE_PCM_REC_DMA_ADDRESS
528 /* Timer frequency */
529 #define TIMER_FREQ (24000000 / 16)
531 /* USB */
532 #define USB_NUM_ENDPOINTS 4
533 #define USB_DEVBSS_ATTR
535 /* I2SIN registers */
537 #define I2SIN_CONTROL (*(volatile unsigned long*)(I2SIN_BASE+0x00))
538 #define I2SIN_MASK (*(volatile unsigned char*)(I2SIN_BASE+0x04))
539 #define I2SIN_RAW_STATUS (*(volatile unsigned char*)(I2SIN_BASE+0x08))
540 #define I2SIN_STATUS (*(volatile unsigned char*)(I2SIN_BASE+0x0C))
541 #define I2SIN_CLEAR (*(volatile unsigned char*)(I2SIN_BASE+0x10))
542 #define I2SIN_DATA (volatile unsigned long*)(I2SIN_BASE+0x14)
543 #define I2SIN_SPDIF_STATUS (*(volatile unsigned long*)(I2SIN_BASE+0x18))
545 /* I2SIN_MASK */
547 #define I2SIN_MASK_PUER ( 1<<6 ) /* push error */
548 #define I2SIN_MASK_POE ( 1<<5 ) /* empty */
549 #define I2SIN_MASK_POAE ( 1<<4 ) /* almost empty */
550 #define I2SIN_MASK_POHF ( 1<<3 ) /* half full */
551 #define I2SIN_MASK_POAF ( 1<<2 ) /* almost full */
552 #define I2SIN_MASK_POF ( 1<<1 ) /* full */
553 #define I2SIN_MASK_POER ( 1<<0 ) /* pop error */
555 #endif /*__AS3525_H__*/