Rockchip rk27xx port initial commit. This is still work in progress.
[kugel-rb.git] / firmware / target / arm / rk27xx / system-rk27xx.c
blob67024a5fea1ac97272462b1d878bda7c5499c3fc
1 /***************************************************************************
2 * __________ __ ___.
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
7 * \/ \/ \/ \/ \/
8 * $Id$
10 * Copyright (C) 2011 by Marcin Bukat
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation; either version 2
15 * of the License, or (at your option) any later version.
17 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
18 * KIND, either express or implied.
20 ****************************************************************************/
22 #include "kernel.h"
23 #include "system.h"
24 #include "panic.h"
25 #include "system-target.h"
27 #define default_interrupt(name) \
28 extern __attribute__((weak,alias("UIRQ"))) void name (void)
30 void irq_handler(void) __attribute__((interrupt ("IRQ"), naked));
31 void fiq_handler(void) __attribute__((interrupt ("FIQ"), naked, \
32 weak, alias("fiq_dummy")));
34 default_interrupt(INT_UART0);
35 default_interrupt(INT_UART1);
36 default_interrupt(INT_TIMER0);
37 default_interrupt(INT_TIMER1);
38 default_interrupt(INT_TIMER2);
39 default_interrupt(INT_GPIO0);
40 default_interrupt(INT_SW_INT0);
41 default_interrupt(INT_AHB0_MAILBOX);
42 default_interrupt(INT_RTC);
43 default_interrupt(INT_SCU);
44 default_interrupt(INT_SD);
45 default_interrupt(INT_SPI);
46 default_interrupt(INT_HDMA);
47 default_interrupt(INT_A2A_BRIDGE);
48 default_interrupt(INT_I2C);
49 default_interrupt(INT_I2S);
50 default_interrupt(INT_UDC);
51 default_interrupt(INT_UHC);
52 default_interrupt(INT_PWM0);
53 default_interrupt(INT_PWM1);
54 default_interrupt(INT_PWM2);
55 default_interrupt(INT_ADC);
56 default_interrupt(INT_GPIO1);
57 default_interrupt(INT_VIP);
58 default_interrupt(INT_DWDMA);
59 default_interrupt(INT_NANDC);
60 default_interrupt(INT_LCDC);
61 default_interrupt(INT_DSP);
62 default_interrupt(INT_SW_INT1);
63 default_interrupt(INT_SW_INT2);
64 default_interrupt(INT_SW_INT3);
66 static void (* const irqvector[])(void) =
68 INT_UART0,INT_UART1,INT_TIMER0,INT_TIMER1,INT_TIMER2,INT_GPIO0,INT_SW_INT0,INT_AHB0_MAILBOX,
69 INT_RTC,INT_SCU,INT_SD,INT_SPI,INT_HDMA,INT_A2A_BRIDGE,INT_I2C,
70 INT_I2S,INT_UDC,INT_UHC,INT_PWM0,INT_PWM1,INT_PWM2,INT_ADC,INT_GPIO1,
71 INT_VIP,INT_DWDMA,INT_NANDC,INT_LCDC,INT_DSP,INT_SW_INT1,INT_SW_INT2,INT_SW_INT3
74 static const char * const irqname[] =
76 "INT_UART0","INT_UART1","INT_TIMER0","INT_TIMER1","INT_TIMER2","INT_GPIO0","INT_SW_INT0","INT_AHB0_MAILBOX",
77 "INT_RTC","INT_SCU","INT_SD","INT_SPI","INT_HDMA","INT_A2A_BRIDGE","INT_I2C",
78 "INT_I2S","INT_UDC","INT_UHC","INT_PWM0","INT_PWM1","INT_PWM2","INT_ADC","INT_GPIO1",
79 "INT_VIP","INT_DWDMA","INT_NANDC","INT_LCDC","INT_DSP","INT_SW_INT1","INT_SW_INT2","INT_SW_INT3"
82 static void UIRQ(void)
84 unsigned int offset = INTC_ISR & 0x1f;
85 panicf("Unhandled IRQ %02X: %s", offset, irqname[offset]);
88 void irq_handler(void)
91 * Based on: linux/arch/arm/kernel/entry-armv.S and system-meg-fx.c
94 asm volatile( "stmfd sp!, {r0-r7, ip, lr} \n" /* Store context */
95 "sub sp, sp, #8 \n"); /* Reserve stack */
97 int irq_no = INTC_ISR & 0x1f;
99 irqvector[irq_no]();
101 /* clear interrupt */
102 INTC_ICCR = (1 << irq_no);
104 asm volatile( "add sp, sp, #8 \n" /* Cleanup stack */
105 "ldmfd sp!, {r0-r7, ip, lr} \n" /* Restore context */
106 "subs pc, lr, #4 \n"); /* Return from IRQ */
109 void fiq_dummy(void)
111 asm volatile (
112 "subs pc, lr, #4 \r\n"
117 void system_init(void)
119 return;
122 /* not tested */
123 void system_reboot(void)
125 /* use Watchdog to reset */
126 WDTLR = 1;
127 WDTCON = (1<<4) | (1<<3);
129 /* Wait for reboot to kick in */
130 while(1);
133 void system_exception_wait(void)
135 while(1);
138 int system_memory_guard(int newmode)
140 (void)newmode;
141 return 0;
144 /* usecs may be at most 2^32/200 (~21 seconds) for 200MHz max cpu freq */
145 void udelay(unsigned usecs)
147 unsigned cycles_per_usec;
148 unsigned delay;
150 if (cpu_frequency == CPUFREQ_MAX) {
151 cycles_per_usec = (CPUFREQ_MAX + 999999) / 1000000;
152 } else {
153 cycles_per_usec = (CPUFREQ_NORMAL + 999999) / 1000000;
156 delay = (usecs * cycles_per_usec + 3) / 4;
158 asm volatile(
159 "1: subs %0, %0, #1 \n" /* 1 cycle */
160 " bne 1b \n" /* 3 cycles */
161 : : "r"(delay)