2.5-18.1
[glibc.git] / sysdeps / unix / sysv / linux / x86_64 / sysconf.c
blob5a898b7857223ebe8dd596280de2338a95121787
1 /* Get file-specific information about a file. Linux version.
2 Copyright (C) 2003, 2004, 2006 Free Software Foundation, Inc.
3 This file is part of the GNU C Library.
5 The GNU C Library is free software; you can redistribute it and/or
6 modify it under the terms of the GNU Lesser General Public
7 License as published by the Free Software Foundation; either
8 version 2.1 of the License, or (at your option) any later version.
10 The GNU C Library is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 Lesser General Public License for more details.
15 You should have received a copy of the GNU Lesser General Public
16 License along with the GNU C Library; if not, write to the Free
17 Software Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
18 02111-1307 USA. */
20 #include <assert.h>
21 #include <stdbool.h>
22 #include <stdlib.h>
23 #include <unistd.h>
26 static long int linux_sysconf (int name);
29 static const struct intel_02_cache_info
31 unsigned int idx;
32 int name;
33 long int size;
34 long int assoc;
35 long int linesize;
36 } intel_02_known[] =
38 { 0x06, _SC_LEVEL1_ICACHE_SIZE, 8192, 4, 32 },
39 { 0x08, _SC_LEVEL1_ICACHE_SIZE, 16384, 4, 32 },
40 { 0x0a, _SC_LEVEL1_DCACHE_SIZE, 8192, 2, 32 },
41 { 0x0c, _SC_LEVEL1_DCACHE_SIZE, 16384, 4, 32 },
42 { 0x22, _SC_LEVEL3_CACHE_SIZE, 524288, 4, 64 },
43 { 0x23, _SC_LEVEL3_CACHE_SIZE, 1048576, 8, 64 },
44 { 0x25, _SC_LEVEL3_CACHE_SIZE, 2097152, 8, 64 },
45 { 0x29, _SC_LEVEL3_CACHE_SIZE, 4194304, 8, 64 },
46 { 0x2c, _SC_LEVEL1_DCACHE_SIZE, 32768, 8, 64 },
47 { 0x30, _SC_LEVEL1_ICACHE_SIZE, 32768, 8, 64 },
48 { 0x39, _SC_LEVEL2_CACHE_SIZE, 131072, 4, 64 },
49 { 0x3a, _SC_LEVEL2_CACHE_SIZE, 196608, 6, 64 },
50 { 0x3b, _SC_LEVEL2_CACHE_SIZE, 131072, 2, 64 },
51 { 0x3c, _SC_LEVEL2_CACHE_SIZE, 262144, 4, 64 },
52 { 0x3d, _SC_LEVEL2_CACHE_SIZE, 393216, 6, 64 },
53 { 0x3e, _SC_LEVEL2_CACHE_SIZE, 524288, 4, 64 },
54 { 0x41, _SC_LEVEL2_CACHE_SIZE, 131072, 4, 32 },
55 { 0x42, _SC_LEVEL2_CACHE_SIZE, 262144, 4, 32 },
56 { 0x43, _SC_LEVEL2_CACHE_SIZE, 524288, 4, 32 },
57 { 0x44, _SC_LEVEL2_CACHE_SIZE, 1048576, 4, 32 },
58 { 0x45, _SC_LEVEL2_CACHE_SIZE, 2097152, 4, 32 },
59 { 0x46, _SC_LEVEL3_CACHE_SIZE, 4194304, 4, 64 },
60 { 0x47, _SC_LEVEL3_CACHE_SIZE, 8388608, 8, 64 },
61 { 0x49, _SC_LEVEL2_CACHE_SIZE, 4194304, 16, 64 },
62 { 0x4a, _SC_LEVEL3_CACHE_SIZE, 6291456, 12, 64 },
63 { 0x4b, _SC_LEVEL3_CACHE_SIZE, 8388608, 16, 64 },
64 { 0x4c, _SC_LEVEL3_CACHE_SIZE, 12582912, 12, 64 },
65 { 0x4d, _SC_LEVEL3_CACHE_SIZE, 16777216, 16, 64 },
66 { 0x60, _SC_LEVEL1_DCACHE_SIZE, 16384, 8, 64 },
67 { 0x66, _SC_LEVEL1_DCACHE_SIZE, 8192, 4, 64 },
68 { 0x67, _SC_LEVEL1_DCACHE_SIZE, 16384, 4, 64 },
69 { 0x68, _SC_LEVEL1_DCACHE_SIZE, 32768, 4, 64 },
70 { 0x78, _SC_LEVEL2_CACHE_SIZE, 1048576, 8, 64 },
71 { 0x79, _SC_LEVEL2_CACHE_SIZE, 131072, 8, 64 },
72 { 0x7a, _SC_LEVEL2_CACHE_SIZE, 262144, 8, 64 },
73 { 0x7b, _SC_LEVEL2_CACHE_SIZE, 524288, 8, 64 },
74 { 0x7c, _SC_LEVEL2_CACHE_SIZE, 1048576, 8, 64 },
75 { 0x7d, _SC_LEVEL2_CACHE_SIZE, 2097152, 8, 64 },
76 { 0x7f, _SC_LEVEL2_CACHE_SIZE, 524288, 2, 64 },
77 { 0x82, _SC_LEVEL2_CACHE_SIZE, 262144, 8, 32 },
78 { 0x83, _SC_LEVEL2_CACHE_SIZE, 524288, 8, 32 },
79 { 0x84, _SC_LEVEL2_CACHE_SIZE, 1048576, 8, 32 },
80 { 0x85, _SC_LEVEL2_CACHE_SIZE, 2097152, 8, 32 },
81 { 0x86, _SC_LEVEL2_CACHE_SIZE, 524288, 4, 64 },
82 { 0x87, _SC_LEVEL2_CACHE_SIZE, 1048576, 8, 64 },
84 #define nintel_02_known (sizeof (intel_02_known) / sizeof (intel_02_known[0]))
87 static int
88 intel_02_known_compare (const void *p1, const void *p2)
90 const struct intel_02_cache_info *i1;
91 const struct intel_02_cache_info *i2;
93 i1 = (const struct intel_02_cache_info *) p1;
94 i2 = (const struct intel_02_cache_info *) p2;
96 if (i1->idx == i2->idx)
97 return 0;
99 return i1->idx < i2->idx ? -1 : 1;
103 static long int
104 __attribute__ ((noinline))
105 intel_check_word (int name, unsigned int value, bool *has_level_2,
106 bool *no_level_2_or_3)
108 if ((value & 0x80000000) != 0)
109 /* The register value is reserved. */
110 return 0;
112 /* Fold the name. The _SC_ constants are always in the order SIZE,
113 ASSOC, LINESIZE. */
114 int folded_name = (_SC_LEVEL1_ICACHE_SIZE
115 + ((name - _SC_LEVEL1_ICACHE_SIZE) / 3) * 3);
117 while (value != 0)
119 unsigned int byte = value & 0xff;
121 if (byte == 0x40)
123 *no_level_2_or_3 = true;
125 if (folded_name == _SC_LEVEL3_CACHE_SIZE)
126 /* No need to look further. */
127 break;
129 else
131 if (byte == 0x49 && folded_name == _SC_LEVEL3_CACHE_SIZE)
133 /* Intel reused this value. For family 15, model 6 it
134 specifies the 3rd level cache. Otherwise the 2nd
135 level cache. */
136 unsigned int eax;
137 unsigned int ebx;
138 unsigned int ecx;
139 unsigned int edx;
140 asm volatile ("xchgl %%ebx, %1; cpuid; xchgl %%ebx, %1"
141 : "=a" (eax), "=r" (ebx), "=c" (ecx), "=d" (edx)
142 : "0" (1));
144 unsigned int family = ((eax >> 20) & 0xff) + ((eax >> 8) & 0xf);
145 unsigned int model = ((((eax >>16) & 0xf) << 4)
146 + ((eax >> 4) & 0xf));
147 if (family == 15 && model == 6)
149 /* The level 3 cache is encoded for this model like
150 the level 2 cache is for other models. Pretend
151 the caller asked for the level 2 cache. */
152 name = (_SC_LEVEL2_CACHE_SIZE
153 + (name - _SC_LEVEL3_CACHE_SIZE));
154 folded_name = _SC_LEVEL3_CACHE_SIZE;
158 struct intel_02_cache_info *found;
159 struct intel_02_cache_info search;
161 search.idx = byte;
162 found = bsearch (&search, intel_02_known, nintel_02_known,
163 sizeof (intel_02_known[0]), intel_02_known_compare);
164 if (found != NULL)
166 if (found->name == folded_name)
168 unsigned int offset = name - folded_name;
170 if (offset == 0)
171 /* Cache size. */
172 return found->size;
173 if (offset == 1)
174 return found->assoc;
176 assert (offset == 2);
177 return found->linesize;
180 if (found->name == _SC_LEVEL2_CACHE_SIZE)
181 *has_level_2 = true;
185 /* Next byte for the next round. */
186 value >>= 8;
189 /* Nothing found. */
190 return 0;
194 static long int __attribute__ ((noinline))
195 handle_intel (int name, unsigned int maxidx)
197 assert (maxidx >= 2);
199 /* OK, we can use the CPUID instruction to get all info about the
200 caches. */
201 unsigned int cnt = 0;
202 unsigned int max = 1;
203 long int result = 0;
204 bool no_level_2_or_3 = false;
205 bool has_level_2 = false;
206 while (cnt++ < max)
208 unsigned int eax;
209 unsigned int ebx;
210 unsigned int ecx;
211 unsigned int edx;
212 asm volatile ("xchgl %%ebx, %1; cpuid; xchgl %%ebx, %1"
213 : "=a" (eax), "=r" (ebx), "=c" (ecx), "=d" (edx)
214 : "0" (2));
216 /* The low byte of EAX in the first round contain the number of
217 rounds we have to make. At least one, the one we are already
218 doing. */
219 if (cnt == 1)
221 max = eax & 0xff;
222 eax &= 0xffffff00;
225 /* Process the individual registers' value. */
226 result = intel_check_word (name, eax, &has_level_2, &no_level_2_or_3);
227 if (result != 0)
228 return result;
230 result = intel_check_word (name, ebx, &has_level_2, &no_level_2_or_3);
231 if (result != 0)
232 return result;
234 result = intel_check_word (name, ecx, &has_level_2, &no_level_2_or_3);
235 if (result != 0)
236 return result;
238 result = intel_check_word (name, edx, &has_level_2, &no_level_2_or_3);
239 if (result != 0)
240 return result;
243 if (name >= _SC_LEVEL2_CACHE_SIZE && name <= _SC_LEVEL3_CACHE_LINESIZE
244 && no_level_2_or_3)
245 return -1;
247 return 0;
251 static long int __attribute__ ((noinline))
252 handle_amd (int name)
254 unsigned int eax;
255 unsigned int ebx;
256 unsigned int ecx;
257 unsigned int edx;
258 asm volatile ("xchgl %%ebx, %1; cpuid; xchgl %%ebx, %1"
259 : "=a" (eax), "=r" (ebx), "=c" (ecx), "=d" (edx)
260 : "0" (0x80000000));
262 if (name >= _SC_LEVEL3_CACHE_SIZE)
263 return 0;
265 unsigned int fn = 0x80000005 + (name >= _SC_LEVEL2_CACHE_SIZE);
266 if (eax < fn)
267 return 0;
269 asm volatile ("xchgl %%ebx, %1; cpuid; xchgl %%ebx, %1"
270 : "=a" (eax), "=r" (ebx), "=c" (ecx), "=d" (edx)
271 : "0" (fn));
273 if (name < _SC_LEVEL1_DCACHE_SIZE)
275 name += _SC_LEVEL1_DCACHE_SIZE - _SC_LEVEL1_ICACHE_SIZE;
276 ecx = edx;
279 switch (name)
281 case _SC_LEVEL1_DCACHE_SIZE:
282 return (ecx >> 14) & 0x3fc00;
283 case _SC_LEVEL1_DCACHE_ASSOC:
284 ecx >>= 16;
285 if ((ecx & 0xff) == 0xff)
286 /* Fully associative. */
287 return (ecx << 2) & 0x3fc00;
288 return ecx & 0xff;
289 case _SC_LEVEL1_DCACHE_LINESIZE:
290 return ecx & 0xff;
291 case _SC_LEVEL2_CACHE_SIZE:
292 return (ecx & 0xf000) == 0 ? 0 : (ecx >> 6) & 0x3fffc00;
293 case _SC_LEVEL2_CACHE_ASSOC:
294 ecx >>= 12;
295 switch (ecx & 0xf)
297 case 0:
298 case 1:
299 case 2:
300 case 4:
301 return ecx & 0xf;
302 case 6:
303 return 8;
304 case 8:
305 return 16;
306 case 0xf:
307 return (ecx << 6) & 0x3fffc00;
308 default:
309 return 0;
311 case _SC_LEVEL2_CACHE_LINESIZE:
312 return (ecx & 0xf000) == 0 ? 0 : ecx & 0xff;
313 default:
314 assert (! "cannot happen");
316 return -1;
320 /* Get the value of the system variable NAME. */
321 long int
322 __sysconf (int name)
324 /* We only handle the cache information here (for now). */
325 if (name < _SC_LEVEL1_ICACHE_SIZE || name > _SC_LEVEL4_CACHE_LINESIZE)
326 return linux_sysconf (name);
328 /* Find out what brand of processor. */
329 unsigned int eax;
330 unsigned int ebx;
331 unsigned int ecx;
332 unsigned int edx;
333 asm volatile ("xchgl %%ebx, %1; cpuid; xchgl %%ebx, %1"
334 : "=a" (eax), "=r" (ebx), "=c" (ecx), "=d" (edx)
335 : "0" (0));
337 /* This spells out "GenuineIntel". */
338 if (ebx == 0x756e6547 && ecx == 0x6c65746e && edx == 0x49656e69)
339 return handle_intel (name, eax);
341 /* This spells out "AuthenticAMD". */
342 if (ebx == 0x68747541 && ecx == 0x444d4163 && edx == 0x69746e65)
343 return handle_amd (name);
345 // XXX Fill in more vendors.
347 /* CPU not known, we have no information. */
348 return 0;
351 /* Now the generic Linux version. */
352 #undef __sysconf
353 #define __sysconf static linux_sysconf
354 #include "../sysconf.c"