Merge git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux-2.6
[wrt350n-kernel.git] / include / linux / pci.h
blob66a463760ab64b6cd1c617da8c603535a0fb6c24
1 /*
2 * pci.h
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
17 #ifndef LINUX_PCI_H
18 #define LINUX_PCI_H
20 /* Include the pci register defines */
21 #include <linux/pci_regs.h>
24 * The PCI interface treats multi-function devices as independent
25 * devices. The slot/function address of each device is encoded
26 * in a single byte as follows:
28 * 7:3 = slot
29 * 2:0 = function
31 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
32 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
33 #define PCI_FUNC(devfn) ((devfn) & 0x07)
35 /* Ioctls for /proc/bus/pci/X/Y nodes. */
36 #define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
37 #define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
38 #define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
39 #define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
40 #define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
42 #ifdef __KERNEL__
44 #include <linux/mod_devicetable.h>
46 #include <linux/types.h>
47 #include <linux/ioport.h>
48 #include <linux/list.h>
49 #include <linux/compiler.h>
50 #include <linux/errno.h>
51 #include <asm/atomic.h>
52 #include <linux/device.h>
54 /* Include the ID list */
55 #include <linux/pci_ids.h>
57 /* File state for mmap()s on /proc/bus/pci/X/Y */
58 enum pci_mmap_state {
59 pci_mmap_io,
60 pci_mmap_mem
63 /* This defines the direction arg to the DMA mapping routines. */
64 #define PCI_DMA_BIDIRECTIONAL 0
65 #define PCI_DMA_TODEVICE 1
66 #define PCI_DMA_FROMDEVICE 2
67 #define PCI_DMA_NONE 3
69 #define DEVICE_COUNT_RESOURCE 12
71 typedef int __bitwise pci_power_t;
73 #define PCI_D0 ((pci_power_t __force) 0)
74 #define PCI_D1 ((pci_power_t __force) 1)
75 #define PCI_D2 ((pci_power_t __force) 2)
76 #define PCI_D3hot ((pci_power_t __force) 3)
77 #define PCI_D3cold ((pci_power_t __force) 4)
78 #define PCI_UNKNOWN ((pci_power_t __force) 5)
79 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
81 /** The pci_channel state describes connectivity between the CPU and
82 * the pci device. If some PCI bus between here and the pci device
83 * has crashed or locked up, this info is reflected here.
85 typedef unsigned int __bitwise pci_channel_state_t;
87 enum pci_channel_state {
88 /* I/O channel is in normal state */
89 pci_channel_io_normal = (__force pci_channel_state_t) 1,
91 /* I/O to channel is blocked */
92 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
94 /* PCI card is dead */
95 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
98 typedef unsigned int __bitwise pcie_reset_state_t;
100 enum pcie_reset_state {
101 /* Reset is NOT asserted (Use to deassert reset) */
102 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
104 /* Use #PERST to reset PCI-E device */
105 pcie_warm_reset = (__force pcie_reset_state_t) 2,
107 /* Use PCI-E Hot Reset to reset device */
108 pcie_hot_reset = (__force pcie_reset_state_t) 3
111 typedef unsigned short __bitwise pci_dev_flags_t;
112 enum pci_dev_flags {
113 /* INTX_DISABLE in PCI_COMMAND register disables MSI
114 * generation too.
116 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
119 typedef unsigned short __bitwise pci_bus_flags_t;
120 enum pci_bus_flags {
121 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
122 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
125 struct pci_cap_saved_state {
126 struct hlist_node next;
127 char cap_nr;
128 u32 data[0];
132 * The pci_dev structure is used to describe PCI devices.
134 struct pci_dev {
135 struct list_head global_list; /* node in list of all PCI devices */
136 struct list_head bus_list; /* node in per-bus list */
137 struct pci_bus *bus; /* bus this device is on */
138 struct pci_bus *subordinate; /* bus this device bridges to */
140 void *sysdata; /* hook for sys-specific extension */
141 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
143 unsigned int devfn; /* encoded device & function index */
144 unsigned short vendor;
145 unsigned short device;
146 unsigned short subsystem_vendor;
147 unsigned short subsystem_device;
148 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
149 u8 revision; /* PCI revision, low byte of class word */
150 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
151 u8 pcie_type; /* PCI-E device/port type */
152 u8 rom_base_reg; /* which config register controls the ROM */
153 u8 pin; /* which interrupt pin this device uses */
155 struct pci_driver *driver; /* which driver has allocated this device */
156 u64 dma_mask; /* Mask of the bits of bus address this
157 device implements. Normally this is
158 0xffffffff. You only need to change
159 this if your device has broken DMA
160 or supports 64-bit transfers. */
162 struct device_dma_parameters dma_parms;
164 pci_power_t current_state; /* Current operating state. In ACPI-speak,
165 this is D0-D3, D0 being fully functional,
166 and D3 being off. */
168 pci_channel_state_t error_state; /* current connectivity state */
169 struct device dev; /* Generic device interface */
171 int cfg_size; /* Size of configuration space */
174 * Instead of touching interrupt line and base address registers
175 * directly, use the values stored here. They might be different!
177 unsigned int irq;
178 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
180 /* These fields are used by common fixups */
181 unsigned int transparent:1; /* Transparent PCI bridge */
182 unsigned int multifunction:1;/* Part of multi-function device */
183 /* keep track of device state */
184 unsigned int is_busmaster:1; /* device is busmaster */
185 unsigned int no_msi:1; /* device may not use msi */
186 unsigned int no_d1d2:1; /* only allow d0 or d3 */
187 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
188 unsigned int broken_parity_status:1; /* Device generates false positive parity */
189 unsigned int msi_enabled:1;
190 unsigned int msix_enabled:1;
191 unsigned int is_managed:1;
192 unsigned int is_pcie:1;
193 pci_dev_flags_t dev_flags;
194 atomic_t enable_cnt; /* pci_enable_device has been called */
196 u32 saved_config_space[16]; /* config space saved at suspend time */
197 struct hlist_head saved_cap_space;
198 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
199 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
200 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
201 #ifdef CONFIG_PCI_MSI
202 struct list_head msi_list;
203 #endif
206 extern struct pci_dev *alloc_pci_dev(void);
208 #define pci_dev_g(n) list_entry(n, struct pci_dev, global_list)
209 #define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
210 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
211 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
213 static inline int pci_channel_offline(struct pci_dev *pdev)
215 return (pdev->error_state != pci_channel_io_normal);
218 static inline struct pci_cap_saved_state *pci_find_saved_cap(
219 struct pci_dev *pci_dev, char cap)
221 struct pci_cap_saved_state *tmp;
222 struct hlist_node *pos;
224 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
225 if (tmp->cap_nr == cap)
226 return tmp;
228 return NULL;
231 static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
232 struct pci_cap_saved_state *new_cap)
234 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
238 * For PCI devices, the region numbers are assigned this way:
240 * 0-5 standard PCI regions
241 * 6 expansion ROM
242 * 7-10 bridges: address space assigned to buses behind the bridge
245 #define PCI_ROM_RESOURCE 6
246 #define PCI_BRIDGE_RESOURCES 7
247 #define PCI_NUM_RESOURCES 11
249 #ifndef PCI_BUS_NUM_RESOURCES
250 #define PCI_BUS_NUM_RESOURCES 8
251 #endif
253 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
255 struct pci_bus {
256 struct list_head node; /* node in list of buses */
257 struct pci_bus *parent; /* parent bus this bridge is on */
258 struct list_head children; /* list of child buses */
259 struct list_head devices; /* list of devices on this bus */
260 struct pci_dev *self; /* bridge device as seen by parent */
261 struct resource *resource[PCI_BUS_NUM_RESOURCES];
262 /* address space routed to this bus */
264 struct pci_ops *ops; /* configuration access functions */
265 void *sysdata; /* hook for sys-specific extension */
266 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
268 unsigned char number; /* bus number */
269 unsigned char primary; /* number of primary bridge */
270 unsigned char secondary; /* number of secondary bridge */
271 unsigned char subordinate; /* max number of subordinate buses */
273 char name[48];
275 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
276 pci_bus_flags_t bus_flags; /* Inherited by child busses */
277 struct device *bridge;
278 struct device dev;
279 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
280 struct bin_attribute *legacy_mem; /* legacy mem */
281 <<<<<<< HEAD:include/linux/pci.h
282 =======
283 unsigned int is_added:1;
284 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:include/linux/pci.h
287 #define pci_bus_b(n) list_entry(n, struct pci_bus, node)
288 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
291 * Error values that may be returned by PCI functions.
293 #define PCIBIOS_SUCCESSFUL 0x00
294 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
295 #define PCIBIOS_BAD_VENDOR_ID 0x83
296 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
297 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
298 #define PCIBIOS_SET_FAILED 0x88
299 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
301 /* Low-level architecture-dependent routines */
303 struct pci_ops {
304 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
305 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
309 * ACPI needs to be able to access PCI config space before we've done a
310 * PCI bus scan and created pci_bus structures.
312 extern int raw_pci_read(unsigned int domain, unsigned int bus,
313 unsigned int devfn, int reg, int len, u32 *val);
314 extern int raw_pci_write(unsigned int domain, unsigned int bus,
315 unsigned int devfn, int reg, int len, u32 val);
317 struct pci_bus_region {
318 resource_size_t start;
319 resource_size_t end;
322 struct pci_dynids {
323 spinlock_t lock; /* protects list, index */
324 struct list_head list; /* for IDs added at runtime */
325 unsigned int use_driver_data:1; /* pci_driver->driver_data is used */
328 /* ---------------------------------------------------------------- */
329 /** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
330 * a set of callbacks in struct pci_error_handlers, then that device driver
331 * will be notified of PCI bus errors, and will be driven to recovery
332 * when an error occurs.
335 typedef unsigned int __bitwise pci_ers_result_t;
337 enum pci_ers_result {
338 /* no result/none/not supported in device driver */
339 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
341 /* Device driver can recover without slot reset */
342 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
344 /* Device driver wants slot to be reset. */
345 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
347 /* Device has completely failed, is unrecoverable */
348 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
350 /* Device driver is fully recovered and operational */
351 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
354 /* PCI bus error event callbacks */
355 struct pci_error_handlers {
356 /* PCI bus error detected on this device */
357 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
358 enum pci_channel_state error);
360 /* MMIO has been re-enabled, but not DMA */
361 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
363 /* PCI Express link has been reset */
364 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
366 /* PCI slot has been reset */
367 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
369 /* Device driver may resume normal operations */
370 void (*resume)(struct pci_dev *dev);
373 /* ---------------------------------------------------------------- */
375 struct module;
376 struct pci_driver {
377 struct list_head node;
378 char *name;
379 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
380 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
381 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
382 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
383 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
384 int (*resume_early) (struct pci_dev *dev);
385 int (*resume) (struct pci_dev *dev); /* Device woken up */
386 void (*shutdown) (struct pci_dev *dev);
388 struct pci_error_handlers *err_handler;
389 struct device_driver driver;
390 struct pci_dynids dynids;
393 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
396 <<<<<<< HEAD:include/linux/pci.h
397 =======
398 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
399 * @_table: device table name
401 * This macro is used to create a struct pci_device_id array (a device table)
402 * in a generic manner.
404 #define DEFINE_PCI_DEVICE_TABLE(_table) \
405 const struct pci_device_id _table[] __devinitconst
408 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:include/linux/pci.h
409 * PCI_DEVICE - macro used to describe a specific pci device
410 * @vend: the 16 bit PCI Vendor ID
411 * @dev: the 16 bit PCI Device ID
413 * This macro is used to create a struct pci_device_id that matches a
414 * specific device. The subvendor and subdevice fields will be set to
415 * PCI_ANY_ID.
417 #define PCI_DEVICE(vend,dev) \
418 .vendor = (vend), .device = (dev), \
419 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
422 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
423 * @dev_class: the class, subclass, prog-if triple for this device
424 * @dev_class_mask: the class mask for this device
426 * This macro is used to create a struct pci_device_id that matches a
427 * specific PCI class. The vendor, device, subvendor, and subdevice
428 * fields will be set to PCI_ANY_ID.
430 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
431 .class = (dev_class), .class_mask = (dev_class_mask), \
432 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
433 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
436 * PCI_VDEVICE - macro used to describe a specific pci device in short form
437 * @vend: the vendor name
438 * @dev: the 16 bit PCI Device ID
440 * This macro is used to create a struct pci_device_id that matches a
441 * specific PCI device. The subvendor, and subdevice fields will be set
442 * to PCI_ANY_ID. The macro allows the next field to follow as the device
443 * private data.
446 #define PCI_VDEVICE(vendor, device) \
447 PCI_VENDOR_ID_##vendor, (device), \
448 PCI_ANY_ID, PCI_ANY_ID, 0, 0
450 /* these external functions are only available when PCI support is enabled */
451 #ifdef CONFIG_PCI
453 extern struct bus_type pci_bus_type;
455 /* Do NOT directly access these two variables, unless you are arch specific pci
456 * code, or pci core code. */
457 extern struct list_head pci_root_buses; /* list of all known PCI buses */
458 extern struct list_head pci_devices; /* list of all devices */
459 /* Some device drivers need know if pci is initiated */
460 extern int no_pci_devices(void);
462 void pcibios_fixup_bus(struct pci_bus *);
463 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
464 char *pcibios_setup(char *str);
466 /* Used only when drivers/pci/setup.c is used */
467 void pcibios_align_resource(void *, struct resource *, resource_size_t,
468 resource_size_t);
469 void pcibios_update_irq(struct pci_dev *, int irq);
471 /* Generic PCI functions used internally */
473 extern struct pci_bus *pci_find_bus(int domain, int busnr);
474 void pci_bus_add_devices(struct pci_bus *bus);
475 struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
476 struct pci_ops *ops, void *sysdata);
477 static inline struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
478 void *sysdata)
480 struct pci_bus *root_bus;
481 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
482 if (root_bus)
483 pci_bus_add_devices(root_bus);
484 return root_bus;
486 struct pci_bus *pci_create_bus(struct device *parent, int bus,
487 struct pci_ops *ops, void *sysdata);
488 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
489 int busnr);
490 int pci_scan_slot(struct pci_bus *bus, int devfn);
491 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
492 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
493 unsigned int pci_scan_child_bus(struct pci_bus *bus);
494 int __must_check pci_bus_add_device(struct pci_dev *dev);
495 void pci_read_bridge_bases(struct pci_bus *child);
496 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
497 struct resource *res);
498 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
499 extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
500 extern void pci_dev_put(struct pci_dev *dev);
501 extern void pci_remove_bus(struct pci_bus *b);
502 extern void pci_remove_bus_device(struct pci_dev *dev);
503 extern void pci_stop_bus_device(struct pci_dev *dev);
504 void pci_setup_cardbus(struct pci_bus *bus);
505 extern void pci_sort_breadthfirst(void);
507 /* Generic PCI functions exported to card drivers */
509 #ifdef CONFIG_PCI_LEGACY
510 struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
511 unsigned int device,
512 const struct pci_dev *from);
513 struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
514 unsigned int devfn);
515 #endif /* CONFIG_PCI_LEGACY */
517 int pci_find_capability(struct pci_dev *dev, int cap);
518 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
519 int pci_find_ext_capability(struct pci_dev *dev, int cap);
520 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
521 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
522 void pcie_wait_pending_transaction(struct pci_dev *dev);
523 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
525 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
526 struct pci_dev *from);
527 struct pci_dev *pci_get_device_reverse(unsigned int vendor, unsigned int device,
528 struct pci_dev *from);
530 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
531 unsigned int ss_vendor, unsigned int ss_device,
532 struct pci_dev *from);
533 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
534 struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
535 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
536 int pci_dev_present(const struct pci_device_id *ids);
537 const struct pci_device_id *pci_find_present(const struct pci_device_id *ids);
539 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
540 int where, u8 *val);
541 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
542 int where, u16 *val);
543 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
544 int where, u32 *val);
545 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
546 int where, u8 val);
547 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
548 int where, u16 val);
549 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
550 int where, u32 val);
552 static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
554 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
556 static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
558 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
560 static inline int pci_read_config_dword(struct pci_dev *dev, int where,
561 u32 *val)
563 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
565 static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
567 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
569 static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
571 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
573 static inline int pci_write_config_dword(struct pci_dev *dev, int where,
574 u32 val)
576 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
579 int __must_check pci_enable_device(struct pci_dev *dev);
580 int __must_check pci_enable_device_io(struct pci_dev *dev);
581 int __must_check pci_enable_device_mem(struct pci_dev *dev);
582 int __must_check pci_reenable_device(struct pci_dev *);
583 int __must_check pcim_enable_device(struct pci_dev *pdev);
584 void pcim_pin_device(struct pci_dev *pdev);
586 static inline int pci_is_managed(struct pci_dev *pdev)
588 return pdev->is_managed;
591 void pci_disable_device(struct pci_dev *dev);
592 void pci_set_master(struct pci_dev *dev);
593 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
594 #define HAVE_PCI_SET_MWI
595 int __must_check pci_set_mwi(struct pci_dev *dev);
596 int pci_try_set_mwi(struct pci_dev *dev);
597 void pci_clear_mwi(struct pci_dev *dev);
598 void pci_intx(struct pci_dev *dev, int enable);
599 void pci_msi_off(struct pci_dev *dev);
600 int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
601 int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
602 int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
603 int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
604 int pcix_get_max_mmrbc(struct pci_dev *dev);
605 int pcix_get_mmrbc(struct pci_dev *dev);
606 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
607 int pcie_get_readrq(struct pci_dev *dev);
608 int pcie_set_readrq(struct pci_dev *dev, int rq);
609 void pci_update_resource(struct pci_dev *dev, struct resource *res, int resno);
610 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
611 int __must_check pci_assign_resource_fixed(struct pci_dev *dev, int i);
612 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
614 /* ROM control related routines */
615 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
616 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
617 size_t pci_get_rom_size(void __iomem *rom, size_t size);
619 /* Power management related routines */
620 int pci_save_state(struct pci_dev *dev);
621 int pci_restore_state(struct pci_dev *dev);
622 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
623 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
624 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
626 /* Functions for PCI Hotplug drivers to use */
627 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
629 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
630 void pci_bus_assign_resources(struct pci_bus *bus);
631 void pci_bus_size_bridges(struct pci_bus *bus);
632 int pci_claim_resource(struct pci_dev *, int);
633 void pci_assign_unassigned_resources(void);
634 void pdev_enable_device(struct pci_dev *);
635 void pdev_sort_resources(struct pci_dev *, struct resource_list *);
636 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
637 int (*)(struct pci_dev *, u8, u8));
638 #define HAVE_PCI_REQ_REGIONS 2
639 int __must_check pci_request_regions(struct pci_dev *, const char *);
640 void pci_release_regions(struct pci_dev *);
641 int __must_check pci_request_region(struct pci_dev *, int, const char *);
642 void pci_release_region(struct pci_dev *, int);
643 int pci_request_selected_regions(struct pci_dev *, int, const char *);
644 void pci_release_selected_regions(struct pci_dev *, int);
646 /* drivers/pci/bus.c */
647 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
648 struct resource *res, resource_size_t size,
649 resource_size_t align, resource_size_t min,
650 unsigned int type_mask,
651 void (*alignf)(void *, struct resource *,
652 resource_size_t, resource_size_t),
653 void *alignf_data);
654 void pci_enable_bridges(struct pci_bus *bus);
656 /* Proper probing supporting hot-pluggable devices */
657 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
658 const char *mod_name);
659 static inline int __must_check pci_register_driver(struct pci_driver *driver)
661 return __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME);
664 void pci_unregister_driver(struct pci_driver *dev);
665 void pci_remove_behind_bridge(struct pci_dev *dev);
666 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
667 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
668 struct pci_dev *dev);
669 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
670 int pass);
672 void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
673 void *userdata);
674 int pci_cfg_space_size(struct pci_dev *dev);
675 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
677 /* kmem_cache style wrapper around pci_alloc_consistent() */
679 #include <linux/dmapool.h>
681 #define pci_pool dma_pool
682 #define pci_pool_create(name, pdev, size, align, allocation) \
683 dma_pool_create(name, &pdev->dev, size, align, allocation)
684 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
685 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
686 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
688 enum pci_dma_burst_strategy {
689 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
690 strategy_parameter is N/A */
691 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
692 byte boundaries */
693 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
694 strategy_parameter byte boundaries */
697 struct msix_entry {
698 u16 vector; /* kernel uses to write allocated vector */
699 u16 entry; /* driver uses to specify entry, OS writes */
703 #ifndef CONFIG_PCI_MSI
704 static inline int pci_enable_msi(struct pci_dev *dev)
706 return -1;
709 static inline void pci_disable_msi(struct pci_dev *dev)
712 static inline int pci_enable_msix(struct pci_dev *dev,
713 struct msix_entry *entries, int nvec)
715 return -1;
718 static inline void pci_disable_msix(struct pci_dev *dev)
721 static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
724 static inline void pci_restore_msi_state(struct pci_dev *dev)
726 #else
727 extern int pci_enable_msi(struct pci_dev *dev);
728 extern void pci_disable_msi(struct pci_dev *dev);
729 extern int pci_enable_msix(struct pci_dev *dev,
730 struct msix_entry *entries, int nvec);
731 extern void pci_disable_msix(struct pci_dev *dev);
732 extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
733 extern void pci_restore_msi_state(struct pci_dev *dev);
734 #endif
736 #ifdef CONFIG_HT_IRQ
737 /* The functions a driver should call */
738 int ht_create_irq(struct pci_dev *dev, int idx);
739 void ht_destroy_irq(unsigned int irq);
740 #endif /* CONFIG_HT_IRQ */
742 extern void pci_block_user_cfg_access(struct pci_dev *dev);
743 extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
746 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
747 * a PCI domain is defined to be a set of PCI busses which share
748 * configuration space.
750 #ifdef CONFIG_PCI_DOMAINS
751 extern int pci_domains_supported;
752 #else
753 enum { pci_domains_supported = 0 };
754 static inline int pci_domain_nr(struct pci_bus *bus)
756 return 0;
759 static inline int pci_proc_domain(struct pci_bus *bus)
761 return 0;
763 #endif /* CONFIG_PCI_DOMAINS */
765 #else /* CONFIG_PCI is not enabled */
768 * If the system does not have PCI, clearly these return errors. Define
769 * these as simple inline functions to avoid hair in drivers.
772 #define _PCI_NOP(o, s, t) \
773 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
774 int where, t val) \
775 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
777 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
778 _PCI_NOP(o, word, u16 x) \
779 _PCI_NOP(o, dword, u32 x)
780 _PCI_NOP_ALL(read, *)
781 _PCI_NOP_ALL(write,)
783 static inline struct pci_dev *pci_find_device(unsigned int vendor,
784 unsigned int device,
785 const struct pci_dev *from)
787 return NULL;
790 static inline struct pci_dev *pci_find_slot(unsigned int bus,
791 unsigned int devfn)
793 return NULL;
796 static inline struct pci_dev *pci_get_device(unsigned int vendor,
797 unsigned int device,
798 struct pci_dev *from)
800 return NULL;
803 static inline struct pci_dev *pci_get_device_reverse(unsigned int vendor,
804 unsigned int device,
805 struct pci_dev *from)
807 return NULL;
810 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
811 unsigned int device,
812 unsigned int ss_vendor,
813 unsigned int ss_device,
814 struct pci_dev *from)
816 return NULL;
819 static inline struct pci_dev *pci_get_class(unsigned int class,
820 struct pci_dev *from)
822 return NULL;
825 #define pci_dev_present(ids) (0)
826 #define no_pci_devices() (1)
827 #define pci_find_present(ids) (NULL)
828 #define pci_dev_put(dev) do { } while (0)
830 static inline void pci_set_master(struct pci_dev *dev)
833 static inline int pci_enable_device(struct pci_dev *dev)
835 return -EIO;
838 static inline void pci_disable_device(struct pci_dev *dev)
841 static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
843 return -EIO;
846 static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
847 unsigned int size)
849 return -EIO;
852 static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
853 unsigned long mask)
855 return -EIO;
858 static inline int pci_assign_resource(struct pci_dev *dev, int i)
860 return -EBUSY;
863 static inline int __pci_register_driver(struct pci_driver *drv,
864 struct module *owner)
866 return 0;
869 static inline int pci_register_driver(struct pci_driver *drv)
871 return 0;
874 static inline void pci_unregister_driver(struct pci_driver *drv)
877 static inline int pci_find_capability(struct pci_dev *dev, int cap)
879 return 0;
882 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
883 int cap)
885 return 0;
888 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
890 return 0;
893 static inline void pcie_wait_pending_transaction(struct pci_dev *dev)
896 /* Power management related routines */
897 static inline int pci_save_state(struct pci_dev *dev)
899 return 0;
902 static inline int pci_restore_state(struct pci_dev *dev)
904 return 0;
907 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
909 return 0;
912 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
913 pm_message_t state)
915 return PCI_D0;
918 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
919 int enable)
921 return 0;
924 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
926 return -EIO;
929 static inline void pci_release_regions(struct pci_dev *dev)
932 #define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
934 static inline void pci_block_user_cfg_access(struct pci_dev *dev)
937 static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
940 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
941 { return NULL; }
943 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
944 unsigned int devfn)
945 { return NULL; }
947 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
948 unsigned int devfn)
949 { return NULL; }
951 #endif /* CONFIG_PCI */
953 /* Include architecture-dependent settings and functions */
955 #include <asm/pci.h>
957 /* these helpers provide future and backwards compatibility
958 * for accessing popular PCI BAR info */
959 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
960 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
961 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
962 #define pci_resource_len(dev,bar) \
963 ((pci_resource_start((dev), (bar)) == 0 && \
964 pci_resource_end((dev), (bar)) == \
965 pci_resource_start((dev), (bar))) ? 0 : \
967 (pci_resource_end((dev), (bar)) - \
968 pci_resource_start((dev), (bar)) + 1))
970 /* Similar to the helpers above, these manipulate per-pci_dev
971 * driver-specific data. They are really just a wrapper around
972 * the generic device structure functions of these calls.
974 static inline void *pci_get_drvdata(struct pci_dev *pdev)
976 return dev_get_drvdata(&pdev->dev);
979 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
981 dev_set_drvdata(&pdev->dev, data);
984 /* If you want to know what to call your pci_dev, ask this function.
985 * Again, it's a wrapper around the generic device.
987 static inline char *pci_name(struct pci_dev *pdev)
989 return pdev->dev.bus_id;
993 /* Some archs don't want to expose struct resource to userland as-is
994 * in sysfs and /proc
996 #ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
997 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
998 const struct resource *rsrc, resource_size_t *start,
999 resource_size_t *end)
1001 *start = rsrc->start;
1002 *end = rsrc->end;
1004 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1008 * The world is not perfect and supplies us with broken PCI devices.
1009 * For at least a part of these bugs we need a work-around, so both
1010 * generic (drivers/pci/quirks.c) and per-architecture code can define
1011 * fixup hooks to be called for particular buggy devices.
1014 struct pci_fixup {
1015 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1016 void (*hook)(struct pci_dev *dev);
1019 enum pci_fixup_pass {
1020 pci_fixup_early, /* Before probing BARs */
1021 pci_fixup_header, /* After reading configuration header */
1022 pci_fixup_final, /* Final phase of device fixups */
1023 pci_fixup_enable, /* pci_enable_device() time */
1024 pci_fixup_resume, /* pci_enable_device() time */
1027 /* Anonymous variables would be nice... */
1028 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
1029 static const struct pci_fixup __pci_fixup_##name __used \
1030 __attribute__((__section__(#section))) = { vendor, device, hook };
1031 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1032 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1033 vendor##device##hook, vendor, device, hook)
1034 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1035 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1036 vendor##device##hook, vendor, device, hook)
1037 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1038 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1039 vendor##device##hook, vendor, device, hook)
1040 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1041 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1042 vendor##device##hook, vendor, device, hook)
1043 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1044 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1045 resume##vendor##device##hook, vendor, device, hook)
1048 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1050 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1051 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1052 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1053 int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
1054 <<<<<<< HEAD:include/linux/pci.h
1055 =======
1056 int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1057 const char *name);
1058 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:include/linux/pci.h
1059 void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
1061 extern int pci_pci_problems;
1062 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1063 #define PCIPCI_TRITON 2
1064 #define PCIPCI_NATOMA 4
1065 #define PCIPCI_VIAETBF 8
1066 #define PCIPCI_VSFX 16
1067 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1068 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1070 extern unsigned long pci_cardbus_io_size;
1071 extern unsigned long pci_cardbus_mem_size;
1073 extern int pcibios_add_platform_entries(struct pci_dev *dev);
1075 #endif /* __KERNEL__ */
1076 #endif /* LINUX_PCI_H */