accel/tcg: Uncache the host address for instruction fetch when tlb size < 1
commitac01ec6fe59458978b32624a6e93b5f2e55b593f
authorWeiwei Li <liweiwei@iscas.ac.cn>
Sat, 22 Apr 2023 13:03:27 +0000 (22 21:03 +0800)
committerRichard Henderson <richard.henderson@linaro.org>
Tue, 2 May 2023 19:31:50 +0000 (2 12:31 -0700)
tree86d9a5bf3091c8eaaeac730495f90d8a343f5b58
parent6a6447fe252e2f1c48d6e8cc1bd36515852e8040
accel/tcg: Uncache the host address for instruction fetch when tlb size < 1

When PMP entry overlap part of the page, we'll set the tlb_size to 1, which
will make the address in tlb entry set with TLB_INVALID_MASK, and the next
access will again go through tlb_fill.However, this way will not work in
tb_gen_code() => get_page_addr_code_hostp(): the TLB host address will be
cached, and the following instructions can use this host address directly
which may lead to the bypass of PMP related check.
Resolves: https://gitlab.com/qemu-project/qemu/-/issues/1542.

Signed-off-by: Weiwei Li <liweiwei@iscas.ac.cn>
Signed-off-by: Junqiang Wang <wangjunqiang@iscas.ac.cn>
Reviewed-by: LIU Zhiwei <zhiwei_liu@linux.alibaba.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20230422130329.23555-6-liweiwei@iscas.ac.cn>
accel/tcg/cputlb.c