target/riscv: rvv: Add mask agnostic for vv instructions
commit355d5584de1129eec1c4043fdee1335010cfabb6
authorYueh-Ting (eop) Chen <eop.chen@sifive.com>
Mon, 20 Jun 2022 06:51:02 +0000 (20 06:51 +0000)
committerAlistair Francis <alistair.francis@wdc.com>
Wed, 7 Sep 2022 07:18:32 +0000 (7 09:18 +0200)
treec7b76a04820f83308a2d9019d5b536dc41c8562c
parent079520033facc70beee5eedee8d7a27a2a9261b4
target/riscv: rvv: Add mask agnostic for vv instructions

According to v-spec, mask agnostic behavior can be either kept as
undisturbed or set elements' bits to all 1s. To distinguish the
difference of mask policies, QEMU should be able to simulate the mask
agnostic behavior as "set mask elements' bits to all 1s".

There are multiple possibility for agnostic elements according to
v-spec. The main intent of this patch-set tries to add option that
can distinguish between mask policies. Setting agnostic elements to
all 1s allows QEMU to express this.

This is the first commit regarding the optional mask agnostic
behavior. Follow-up commits will add this optional behavior
for all rvv instructions.

Signed-off-by: eop Chen <eop.chen@sifive.com>
Reviewed-by: Frank Chang <frank.chang@sifive.com>
Reviewed-by: Weiwei Li <liweiwei@iscas.ac.cn>
Reviewed-by: Alistair Francis <alistair.francis@wdc.com>
Message-Id: <165570784143.17634.35095816584573691-1@git.sr.ht>
Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
target/riscv/cpu.h
target/riscv/cpu_helper.c
target/riscv/insn_trans/trans_rvv.c.inc
target/riscv/internals.h
target/riscv/translate.c
target/riscv/vector_helper.c