pl031: Expose RTCICR as proper WC register
commit83ad95957c7e66f2685fb38c9675949d3bf478eb
authorAlexander Graf <graf@amazon.com>
Tue, 19 Nov 2019 13:20:27 +0000 (19 13:20 +0000)
committerPeter Maydell <peter.maydell@linaro.org>
Tue, 19 Nov 2019 13:20:27 +0000 (19 13:20 +0000)
tree0421bb1c8aa7a6f2555505a782500925f5b90a9e
parent6e5d4999c761ffa082f60d72a14e5c953515b417
pl031: Expose RTCICR as proper WC register

The current PL031 RTCICR register implementation always clears the
IRQ pending status on a register write, regardless of the value the
guest writes.

To justify that behavior, it references the ARM926EJ-S Development
Chip Reference Manual (DDI0287B) and indicates that said document
states that any write clears the internal IRQ state.  It is indeed
true that in section 11.1 this document says:

  "The interrupt is cleared by writing any data value to the
   interrupt clear register RTCICR".

However, later in section 11.2.2 it contradicts itself by saying:

  "Writing 1 to bit 0 of RTCICR clears the RTCINTR flag."

The latter statement matches the PL031 TRM (DDI0224C), which says:

  "Writing 1 to bit position 0 clears the corresponding interrupt.
   Writing 0 has no effect."

Let's assume that the self-contradictory DDI0287B is in error, and
follow the reference manual for the device itself, by making the
register write-one-to-clear.

Reported-by: Hendrik Borghorst <hborghor@amazon.de>
Signed-off-by: Alexander Graf <graf@amazon.com>
Message-id: 20191104115228.30745-1-graf@amazon.com
[PMM: updated commit message to note that DDI0287B says two
 conflicting things]
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
hw/rtc/pl031.c