From aa1a27950ae6a41a5a75f5d05eccb52bb31e240c Mon Sep 17 00:00:00 2001 From: Richard Sandiford Date: Tue, 10 Dec 2019 16:46:05 +0000 Subject: [PATCH] [AArch64] Don't allow partial SVE modes in GPRs With -msve-vector-bits=N, the payload of some partial SVE modes can be 16 bytes or smaller, which makes them small enough to fit in a pair of GPRs. We specifically don't want that, because the payload is distributed evenly across the SVE register rather than collected at one end. Marshalling it into a GPR via register operations would be expensive. 2019-12-10 Richard Sandiford gcc/ * config/aarch64/aarch64.c (aarch64_hard_regno_mode_ok): Don't allow SVE modes in GPRs. gcc/testsuite/ * gcc.target/aarch64/sve/mixed_size_7.c: New test. From-SVN: r279174 --- gcc/ChangeLog | 5 ++++ gcc/config/aarch64/aarch64.c | 4 +++- gcc/testsuite/ChangeLog | 4 ++++ .../gcc.target/aarch64/sve/mixed_size_7.c | 28 ++++++++++++++++++++++ 4 files changed, 40 insertions(+), 1 deletion(-) create mode 100644 gcc/testsuite/gcc.target/aarch64/sve/mixed_size_7.c diff --git a/gcc/ChangeLog b/gcc/ChangeLog index 577acb18d78..f848de6b65c 100644 --- a/gcc/ChangeLog +++ b/gcc/ChangeLog @@ -1,5 +1,10 @@ 2019-12-10 Richard Sandiford + * config/aarch64/aarch64.c (aarch64_hard_regno_mode_ok): Don't + allow SVE modes in GPRs. + +2019-12-10 Richard Sandiford + * config/aarch64/iterators.md (vccore): New iterator. * config/aarch64/aarch64-sve.md (vec_series): Use it instead of vwcore. diff --git a/gcc/config/aarch64/aarch64.c b/gcc/config/aarch64/aarch64.c index a3b18b381e1..b0aca03bcb4 100644 --- a/gcc/config/aarch64/aarch64.c +++ b/gcc/config/aarch64/aarch64.c @@ -2019,9 +2019,11 @@ aarch64_hard_regno_mode_ok (unsigned regno, machine_mode mode) if (GP_REGNUM_P (regno)) { + if (vec_flags & VEC_ANY_SVE) + return false; if (known_le (GET_MODE_SIZE (mode), 8)) return true; - else if (known_le (GET_MODE_SIZE (mode), 16)) + if (known_le (GET_MODE_SIZE (mode), 16)) return (regno & 1) == 0; } else if (FP_REGNUM_P (regno)) diff --git a/gcc/testsuite/ChangeLog b/gcc/testsuite/ChangeLog index c1f22f2c28e..4e52f2a48b2 100644 --- a/gcc/testsuite/ChangeLog +++ b/gcc/testsuite/ChangeLog @@ -1,5 +1,9 @@ 2019-12-10 Richard Sandiford + * gcc.target/aarch64/sve/mixed_size_7.c: New test. + +2019-12-10 Richard Sandiford + * gcc.target/aarch64/sve/mixed_size_6.c: New test. 2019-12-10 Frederik Harwath diff --git a/gcc/testsuite/gcc.target/aarch64/sve/mixed_size_7.c b/gcc/testsuite/gcc.target/aarch64/sve/mixed_size_7.c new file mode 100644 index 00000000000..3a403c7aeab --- /dev/null +++ b/gcc/testsuite/gcc.target/aarch64/sve/mixed_size_7.c @@ -0,0 +1,28 @@ +/* Originally gcc.dg/vect/bb-slp-6.c */ +/* { dg-options "-O2 -ftree-vectorize -msve-vector-bits=256 -fno-vect-cost-model" } */ + +#define N 16 + +unsigned int out[N]; +unsigned int in[N] = {0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15}; + +__attribute__ ((noinline)) int +main1 (unsigned int x, unsigned int y) +{ + int i; + unsigned int *pin = &in[0]; + unsigned int *pout = &out[0]; + unsigned int a0, a1, a2, a3; + + a0 = *pin++ + 23; + a1 = *pin++ + 142; + a2 = *pin++ + 2; + a3 = *pin++ + 31; + + *pout++ = a0 * x; + *pout++ = a1 * y; + *pout++ = a2 * x; + *pout++ = a3 * y; + + return 0; +} -- 2.11.4.GIT