pistachio: modify memory layout
commitfe51cc4a8dc03f876a48c3014a2e20fe02bca9a3
authorVadim Bendebury <vbendeb@chromium.org>
Wed, 12 Nov 2014 04:14:47 +0000 (11 20:14 -0800)
committerStefan Reinauer <stefan.reinauer@coreboot.org>
Thu, 9 Apr 2015 00:31:33 +0000 (9 02:31 +0200)
treea68c103a4ba5e3007f8156b6725f846b4f5bf840
parent40ff8a5b889f3cafbd561992f6e75b0d6320585c
pistachio: modify memory layout

With the code now running on the FPGA board it makes sense to correct
the memory layout definitions to match the actual hardware.

Note that the latest FPGA board firmware introduced support of the
additional 128KB of SRAM (called GRAM) at base address of 0x9a000000.

These are still interim values, which will be tweaked when the actual
bring up board is available.

BRANCH=none
BUG=chrome-os-partner:31438
TEST=the code put into SPI NOR flash boots all the way to ramstage.

Change-Id: I00aa5bc3aabba50df2187bb208cf2fcd11b26b3d
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Original-Commit-Id: a6378be5cd304744b40c57a34d7a276233d45779
Original-Change-Id: I50183c2d5f9017801d5c8a7a7addf08efa492b35
Original-Signed-off-by: Vadim Bendebury <vbendeb@chromium.org>
Original-Reviewed-on: https://chromium-review.googlesource.com/229203
Original-Reviewed-by: Aaron Durbin <adurbin@chromium.org>
Reviewed-on: http://review.coreboot.org/9337
Tested-by: build bot (Jenkins)
Reviewed-by: Patrick Georgi <pgeorgi@google.com>
src/soc/imgtec/pistachio/include/soc/memlayout.ld