util/: Replace GPLv2 boiler plate with SPDX header
[coreboot.git] / util / bincfg / ifd-x200.set
blob4aa5bf053f1f5abed99165822cf24310a25f2bf2
1 # This program is free software: you can redistribute it and/or modify
2 # it under the terms of the GNU General Public License as published by
3 # the Free Software Foundation, either version 3 of the License, or
4 # (at your option) any later version.
6 # This program is distributed in the hope that it will be useful,
7 # but WITHOUT ANY WARRANTY; without even the implied warranty of
8 # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9 # GNU General Public License for more details.
12 # X200 Liberated Flash Descriptor
13 # Layout:
14 #       0x0000 - 0x1000  : IFD
15 #       0x1000 - 0x3000  : GbE x2
16 #       0x3000 - ROMSIZE : BIOS
18         "fd_signature" = 0xff0a55a,
20         "flmap0_fcba" = 0x1,
21         "flmap0_nc" = 0x0,
22         "flmap0_reserved0" = 0x0,
23         "flmap0_frba" = 0x4,
24         "flmap0_nr" = 0x3,
25         "flmap0_reserved1" = 0x0,
26         "flmap1_fmba" = 0x6,
27         "flmap1_nm" = 0x2,
28         "flmap1_reserved" = 0x0,
29         "flmap1_fisba" = 0x10,
30         "flmap1_isl" = 0x2,
31         "flmap2_fmsba" = 0x20,
32         "flmap2_msl" = 0x1,
33         "flmap2_reserved" = 0x0,
35         "flcomp_density1" = 0x4,
36         "flcomp_density2" = 0x2,
37         "flcomp_reserved0" = 0x0,
38         "flcomp_reserved1" = 0x0,
39         "flcomp_reserved2" = 0x0,
40         "flcomp_readclockfreq" = 0x0,
41         "flcomp_fastreadsupp" = 0x1,
42         "flcomp_fastreadfreq" = 0x1,
43         "flcomp_w_eraseclkfreq" = 0x0,
44         "flcomp_r_statclkfreq" = 0x0,
45         "flcomp_reserved3" = 0x0,
46         "flill" = 0x0,
47         "flbp" = 0x0,
48         "comp_padding"[0x24] = 0xff,
50         "flreg0_base" = 0x0,
51         "flreg0_reserved0" = 0x0,
52         "flreg0_limit" = 0x0,
53         "flreg0_reserved1" = 0x0,
54         "flreg1_base" = 0x3,
55         "flreg1_reserved0" = 0x0,
56         "flreg1_limit" = 0x7ff,
57         "flreg1_reserved1" = 0x0,
58         "flreg2_base" = 0x1fff,
59         "flreg2_reserved0" = 0x0,
60         "flreg2_limit" = 0x0,
61         "flreg2_reserved1" = 0x0,
62         "flreg3_base" = 0x1,
63         "flreg3_reserved0" = 0x0,
64         "flreg3_limit" = 0x2,
65         "flreg3_reserved1" = 0x0,
66         "flreg4_base" = 0x1fff,
67         "flreg4_reserved0" = 0x0,
68         "flreg4_limit" = 0x0,
69         "flreg4_reserved1" = 0x0,
70         "flreg_padding"[12] = 0xff,
72         "flmstr1_requesterid" = 0x0,
73         "flmstr1_r_fd" = 0x1,
74         "flmstr1_r_bios" = 0x1,
75         "flmstr1_r_me" = 0x1,
76         "flmstr1_r_gbe" = 0x1,
77         "flmstr1_r_pd" = 0x1,
78         "flmstr1_r_reserved" = 0x0,
79         "flmstr1_w_fd" = 0x1,
80         "flmstr1_w_bios" = 0x1,
81         "flmstr1_w_me" = 0x1,
82         "flmstr1_w_gbe" = 0x1,
83         "flmstr1_w_pd" = 0x1,
84         "flmstr1_w_reserved" = 0x0,
85         "flmstr2_requesterid" = 0x0,
86         "flmstr2_r_fd" = 0x0,
87         "flmstr2_r_bios" = 0x0,
88         "flmstr2_r_me" = 0x0,
89         "flmstr2_r_gbe" = 0x0,
90         "flmstr2_r_pd" = 0x0,
91         "flmstr2_r_reserved" = 0x0,
92         "flmstr2_w_fd" = 0x0,
93         "flmstr2_w_bios" = 0x0,
94         "flmstr2_w_me" = 0x0,
95         "flmstr2_w_gbe" = 0x0,
96         "flmstr2_w_pd" = 0x0,
97         "flmstr2_w_reserved" = 0x0,
98         "flmstr3_requesterid" = 0x218,
99         "flmstr3_r_fd" = 0x0,
100         "flmstr3_r_bios" = 0x0,
101         "flmstr3_r_me" = 0x0,
102         "flmstr3_r_gbe" = 0x1,
103         "flmstr3_r_pd" = 0x0,
104         "flmstr3_r_reserved" = 0x0,
105         "flmstr3_w_fd" = 0x0,
106         "flmstr3_w_bios" = 0x0,
107         "flmstr3_w_me" = 0x0,
108         "flmstr3_w_gbe" = 0x1,
109         "flmstr3_w_pd" = 0x0,
110         "flmstr3_w_reserved" = 0x0,
111         "flmstr_padding"[0x94] = 0xff,
113         "ich0_medisable" = 0x1,
114         "ich0_reserved0" = 0x4,
115         "ich0_tcomode" = 0x1,
116         "ich0_mesmbusaddr" = 0x64,
117         "ich0_bmcmode" = 0x0,
118         "ich0_trippointsel" = 0x0,
119         "ich0_reserved1" = 0x0,
120         "ich0_integratedgbe" = 0x1,
121         "ich0_lanphy" = 0x1,
122         "ich0_reserved2" = 0x0,
123         "ich0_dmireqiddisable" = 0x0,
124         "ich0_me2smbusaddr" = 0x0,
125         "ich1_dynclk_nmlink" = 0x1,
126         "ich1_dynclk_smlink" = 0x1,
127         "ich1_dynclk_mesmbus" = 0x1,
128         "ich1_dynclk_sst" = 0x1,
129         "ich1_reserved0" = 0x0,
130         "ich1_nmlink_npostreqs" = 0x1,
131         "ich1_reserved1" = 0x0,
132         "ich1_reserved2" = 0x0,
133         "ichstrap_padding"[0xf8] = 0xff,
134         "mch0_medisable" = 0x1,
135         "mch0_mebootfromflash" = 0x0,
136         "mch0_tpmdisable" = 0x1,
137         "mch0_reserved0" = 0x7,
138         "mch0_spifingerprinton" = 0x1,
139         "mch0_mealtdisable" = 0x0,
140         "mch0_reserved1" = 0xff,
141         "mch0_reserved2" = 0xffff,
142         "mchstrap_padding"[0xcdc] = 0xff,
144         "mevscc_jid0" = 0x1720c2,
145         "mevscc_vscc0" = 0x20052005,
146         "mevscc_jid1" = 0x1730ef,
147         "mevscc_vscc1" = 0x20052005,
148         "mevscc_jid2" = 0x481f,
149         "mevscc_vscc2" = 0x20152015,
150         "mevscc_padding"[4] = 0xff,
151         "mevscc_tablebase" = 0xee,
152         "mevscc_tablelength" = 0x6,
153         "mevscc_reserved" = 0x0,
155         "oem_magic0" = 0x4c,
156         "oem_magic1" = 0x49,
157         "oem_magic2" = 0x42,
158         "oem_magic3" = 0x45,
159         "oem_magic4" = 0x52,
160         "oem_magic5" = 0x41,
161         "oem_magic6" = 0x54,
162         "oem_magic7" = 0x45,
163         "oem_padding"[0xf8] = 0xff