* arm.c (arm_arch4t): New variable.
[official-gcc.git] / gcc / config / arm / arm.h
blobd6d07e6721940f2007deab36cf33caca320db503
1 /* Definitions of target machine for GNU compiler, for ARM.
2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
5 and Martin Simmons (@harleqn.co.uk).
6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
26 #ifndef GCC_ARM_H
27 #define GCC_ARM_H
29 /* The archetecture define. */
30 extern char arm_arch_name[];
32 /* Target CPU builtins. */
33 #define TARGET_CPU_CPP_BUILTINS() \
34 do \
35 { \
36 /* Define __arm__ even when in thumb mode, for \
37 consistency with armcc. */ \
38 builtin_define ("__arm__"); \
39 builtin_define ("__APCS_32__"); \
40 if (TARGET_THUMB) \
41 builtin_define ("__thumb__"); \
43 if (TARGET_BIG_END) \
44 { \
45 builtin_define ("__ARMEB__"); \
46 if (TARGET_THUMB) \
47 builtin_define ("__THUMBEB__"); \
48 if (TARGET_LITTLE_WORDS) \
49 builtin_define ("__ARMWEL__"); \
50 } \
51 else \
52 { \
53 builtin_define ("__ARMEL__"); \
54 if (TARGET_THUMB) \
55 builtin_define ("__THUMBEL__"); \
56 } \
58 if (TARGET_SOFT_FLOAT) \
59 builtin_define ("__SOFTFP__"); \
61 if (TARGET_VFP) \
62 builtin_define ("__VFP_FP__"); \
64 /* Add a define for interworking. \
65 Needed when building libgcc.a. */ \
66 if (TARGET_INTERWORK) \
67 builtin_define ("__THUMB_INTERWORK__"); \
69 builtin_assert ("cpu=arm"); \
70 builtin_assert ("machine=arm"); \
72 builtin_define (arm_arch_name); \
73 if (arm_arch_cirrus) \
74 builtin_define ("__MAVERICK__"); \
75 if (arm_arch_xscale) \
76 builtin_define ("__XSCALE__"); \
77 if (arm_arch_iwmmxt) \
78 builtin_define ("__IWMMXT__"); \
79 } while (0)
81 /* The various ARM cores. */
82 enum processor_type
84 #define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
85 NAME,
86 #include "arm-cores.def"
87 #undef ARM_CORE
88 /* Used to indicate that no processor has been specified. */
89 arm_none
92 enum target_cpus
94 #define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
95 TARGET_CPU_##NAME,
96 #include "arm-cores.def"
97 #undef ARM_CORE
98 TARGET_CPU_generic
101 /* The processor for which instructions should be scheduled. */
102 extern enum processor_type arm_tune;
104 typedef enum arm_cond_code
106 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
107 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
109 arm_cc;
111 extern arm_cc arm_current_cc;
113 #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
115 extern int arm_target_label;
116 extern int arm_ccfsm_state;
117 extern GTY(()) rtx arm_target_insn;
118 /* Run-time compilation parameters selecting different hardware subsets. */
119 extern int target_flags;
120 /* The floating point mode. */
121 extern const char *target_fpu_name;
122 /* For backwards compatibility. */
123 extern const char *target_fpe_name;
124 /* Whether to use floating point hardware. */
125 extern const char *target_float_abi_name;
126 /* Which ABI to use. */
127 extern const char *target_abi_name;
128 /* Define the information needed to generate branch insns. This is
129 stored from the compare operation. */
130 extern GTY(()) rtx arm_compare_op0;
131 extern GTY(()) rtx arm_compare_op1;
132 /* The label of the current constant pool. */
133 extern rtx pool_vector_label;
134 /* Set to 1 when a return insn is output, this means that the epilogue
135 is not needed. */
136 extern int return_used_this_function;
137 /* Used to produce AOF syntax assembler. */
138 extern GTY(()) rtx aof_pic_label;
140 /* Just in case configure has failed to define anything. */
141 #ifndef TARGET_CPU_DEFAULT
142 #define TARGET_CPU_DEFAULT TARGET_CPU_generic
143 #endif
146 #undef CPP_SPEC
147 #define CPP_SPEC "%(subtarget_cpp_spec) \
148 %{msoft-float:%{mhard-float: \
149 %e-msoft-float and -mhard_float may not be used together}} \
150 %{mbig-endian:%{mlittle-endian: \
151 %e-mbig-endian and -mlittle-endian may not be used together}}"
153 #ifndef CC1_SPEC
154 #define CC1_SPEC ""
155 #endif
157 /* This macro defines names of additional specifications to put in the specs
158 that can be used in various specifications like CC1_SPEC. Its definition
159 is an initializer with a subgrouping for each command option.
161 Each subgrouping contains a string constant, that defines the
162 specification name, and a string constant that used by the GCC driver
163 program.
165 Do not define this macro if it does not need to do anything. */
166 #define EXTRA_SPECS \
167 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
168 SUBTARGET_EXTRA_SPECS
170 #ifndef SUBTARGET_EXTRA_SPECS
171 #define SUBTARGET_EXTRA_SPECS
172 #endif
174 #ifndef SUBTARGET_CPP_SPEC
175 #define SUBTARGET_CPP_SPEC ""
176 #endif
178 /* Run-time Target Specification. */
179 #ifndef TARGET_VERSION
180 #define TARGET_VERSION fputs (" (ARM/generic)", stderr);
181 #endif
183 /* Nonzero if the function prologue (and epilogue) should obey
184 the ARM Procedure Call Standard. */
185 #define ARM_FLAG_APCS_FRAME (1 << 0)
187 /* Nonzero if the function prologue should output the function name to enable
188 the post mortem debugger to print a backtrace (very useful on RISCOS,
189 unused on RISCiX). Specifying this flag also enables
190 -fno-omit-frame-pointer.
191 XXX Must still be implemented in the prologue. */
192 #define ARM_FLAG_POKE (1 << 1)
194 /* Nonzero if floating point instructions are emulated by the FPE, in which
195 case instruction scheduling becomes very uninteresting. */
196 #define ARM_FLAG_FPE (1 << 2)
198 /* FLAG 0x0008 now spare (used to be apcs-32 selection). */
200 /* Nonzero if stack checking should be performed on entry to each function
201 which allocates temporary variables on the stack. */
202 #define ARM_FLAG_APCS_STACK (1 << 4)
204 /* Nonzero if floating point parameters should be passed to functions in
205 floating point registers. */
206 #define ARM_FLAG_APCS_FLOAT (1 << 5)
208 /* Nonzero if re-entrant, position independent code should be generated.
209 This is equivalent to -fpic. */
210 #define ARM_FLAG_APCS_REENT (1 << 6)
212 /* FLAG 0x0080 now spare (used to be alignment traps). */
213 /* Nonzero if all floating point instructions are missing (and there is no
214 emulator either). Generate function calls for all ops in this case. */
215 #define ARM_FLAG_SOFT_FLOAT (1 << 8)
217 /* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
218 #define ARM_FLAG_BIG_END (1 << 9)
220 /* Nonzero if we should compile for Thumb interworking. */
221 #define ARM_FLAG_INTERWORK (1 << 10)
223 /* Nonzero if we should have little-endian words even when compiling for
224 big-endian (for backwards compatibility with older versions of GCC). */
225 #define ARM_FLAG_LITTLE_WORDS (1 << 11)
227 /* Nonzero if we need to protect the prolog from scheduling */
228 #define ARM_FLAG_NO_SCHED_PRO (1 << 12)
230 /* Nonzero if a call to abort should be generated if a noreturn
231 function tries to return. */
232 #define ARM_FLAG_ABORT_NORETURN (1 << 13)
234 /* Nonzero if function prologues should not load the PIC register. */
235 #define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
237 /* Nonzero if all call instructions should be indirect. */
238 #define ARM_FLAG_LONG_CALLS (1 << 15)
240 /* Nonzero means that the target ISA is the THUMB, not the ARM. */
241 #define ARM_FLAG_THUMB (1 << 16)
243 /* Set if a TPCS style stack frame should be generated, for non-leaf
244 functions, even if they do not need one. */
245 #define THUMB_FLAG_BACKTRACE (1 << 17)
247 /* Set if a TPCS style stack frame should be generated, for leaf
248 functions, even if they do not need one. */
249 #define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
251 /* Set if externally visible functions should assume that they
252 might be called in ARM mode, from a non-thumb aware code. */
253 #define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
255 /* Set if calls via function pointers should assume that their
256 destination is non-Thumb aware. */
257 #define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
259 /* Fix invalid Cirrus instruction combinations by inserting NOPs. */
260 #define CIRRUS_FIX_INVALID_INSNS (1 << 21)
262 #define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
263 #define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
264 #define TARGET_FPE (target_flags & ARM_FLAG_FPE)
265 #define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
266 #define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
267 #define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
268 #define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
269 #define TARGET_SOFT_FLOAT_ABI (arm_float_abi != ARM_FLOAT_ABI_HARD)
270 #define TARGET_HARD_FLOAT (arm_float_abi == ARM_FLOAT_ABI_HARD)
271 #define TARGET_FPA (arm_fp_model == ARM_FP_MODEL_FPA)
272 #define TARGET_MAVERICK (arm_fp_model == ARM_FP_MODEL_MAVERICK)
273 #define TARGET_VFP (arm_fp_model == ARM_FP_MODEL_VFP)
274 #define TARGET_IWMMXT (arm_arch_iwmmxt)
275 #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
276 #define TARGET_IWMMXT_ABI (TARGET_ARM && arm_abi == ARM_ABI_IWMMXT)
277 #define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
278 #define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
279 #define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
280 #define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
281 #define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
282 #define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
283 #define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
284 #define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
285 #define TARGET_ARM (! TARGET_THUMB)
286 #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
287 #define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
288 #define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
289 #define TARGET_BACKTRACE (leaf_function_p () \
290 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
291 : (target_flags & THUMB_FLAG_BACKTRACE))
292 #define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
293 #define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN)
294 #define TARGET_AAPCS_BASED \
295 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
297 /* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
298 #ifndef SUBTARGET_SWITCHES
299 #define SUBTARGET_SWITCHES
300 #endif
302 #define TARGET_SWITCHES \
304 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
305 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
306 N_("Generate APCS conformant stack frames") }, \
307 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
308 {"poke-function-name", ARM_FLAG_POKE, \
309 N_("Store function names in object code") }, \
310 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
311 {"fpe", ARM_FLAG_FPE, "" }, \
312 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
313 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
314 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
315 N_("Pass FP arguments in FP registers") }, \
316 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
317 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
318 N_("Generate re-entrant, PIC code") }, \
319 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
320 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
321 N_("Use library calls to perform FP operations") }, \
322 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
323 N_("Use hardware floating point instructions") }, \
324 {"big-endian", ARM_FLAG_BIG_END, \
325 N_("Assume target CPU is configured as big endian") }, \
326 {"little-endian", -ARM_FLAG_BIG_END, \
327 N_("Assume target CPU is configured as little endian") }, \
328 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
329 N_("Assume big endian bytes, little endian words") }, \
330 {"thumb-interwork", ARM_FLAG_INTERWORK, \
331 N_("Support calls between Thumb and ARM instruction sets") }, \
332 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
333 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
334 N_("Generate a call to abort if a noreturn function returns")}, \
335 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
336 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
337 N_("Do not move instructions into a function's prologue") }, \
338 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
339 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
340 N_("Do not load the PIC register in function prologues") }, \
341 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
342 {"long-calls", ARM_FLAG_LONG_CALLS, \
343 N_("Generate call insns as indirect calls, if necessary") }, \
344 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
345 {"thumb", ARM_FLAG_THUMB, \
346 N_("Compile for the Thumb not the ARM") }, \
347 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
348 {"arm", -ARM_FLAG_THUMB, "" }, \
349 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
350 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
351 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
352 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
353 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
354 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
355 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
356 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
357 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
358 "" }, \
359 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
360 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
361 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
362 "" }, \
363 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
364 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
365 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
366 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
367 SUBTARGET_SWITCHES \
368 {"", TARGET_DEFAULT, "" } \
371 #define TARGET_OPTIONS \
373 {"cpu=", & arm_select[0].string, \
374 N_("Specify the name of the target CPU"), 0}, \
375 {"arch=", & arm_select[1].string, \
376 N_("Specify the name of the target architecture"), 0}, \
377 {"tune=", & arm_select[2].string, "", 0}, \
378 {"fpe=", & target_fpe_name, "", 0}, \
379 {"fp=", & target_fpe_name, "", 0}, \
380 {"fpu=", & target_fpu_name, \
381 N_("Specify the name of the target floating point hardware/format"), 0}, \
382 {"float-abi=", & target_float_abi_name, \
383 N_("Specify if floating point hardware should be used"), 0}, \
384 {"structure-size-boundary=", & structure_size_string, \
385 N_("Specify the minimum bit alignment of structures"), 0}, \
386 {"pic-register=", & arm_pic_register_string, \
387 N_("Specify the register to be used for PIC addressing"), 0}, \
388 {"abi=", &target_abi_name, N_("Specify an ABI"), 0} \
391 /* Support for a compile-time default CPU, et cetera. The rules are:
392 --with-arch is ignored if -march or -mcpu are specified.
393 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
394 by --with-arch.
395 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
396 by -march).
397 --with-float is ignored if -mhard-float, -msoft-float or -mfloat-abi are
398 specified.
399 --with-fpu is ignored if -mfpu is specified.
400 --with-abi is ignored is -mabi is specified. */
401 #define OPTION_DEFAULT_SPECS \
402 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
403 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
404 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
405 {"float", \
406 "%{!msoft-float:%{!mhard-float:%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}}}" }, \
407 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
408 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"},
410 struct arm_cpu_select
412 const char * string;
413 const char * name;
414 const struct processors * processors;
417 /* This is a magic array. If the user specifies a command line switch
418 which matches one of the entries in TARGET_OPTIONS then the corresponding
419 string pointer will be set to the value specified by the user. */
420 extern struct arm_cpu_select arm_select[];
422 /* Which floating point model to use. */
423 enum arm_fp_model
425 ARM_FP_MODEL_UNKNOWN,
426 /* FPA model (Hardware or software). */
427 ARM_FP_MODEL_FPA,
428 /* Cirrus Maverick floating point model. */
429 ARM_FP_MODEL_MAVERICK,
430 /* VFP floating point model. */
431 ARM_FP_MODEL_VFP
434 extern enum arm_fp_model arm_fp_model;
436 /* Which floating point hardware is available. Also update
437 fp_model_for_fpu in arm.c when adding entries to this list. */
438 enum fputype
440 /* No FP hardware. */
441 FPUTYPE_NONE,
442 /* Full FPA support. */
443 FPUTYPE_FPA,
444 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
445 FPUTYPE_FPA_EMU2,
446 /* Emulated FPA hardware, Issue 3 emulator. */
447 FPUTYPE_FPA_EMU3,
448 /* Cirrus Maverick floating point co-processor. */
449 FPUTYPE_MAVERICK,
450 /* VFP. */
451 FPUTYPE_VFP
454 /* Recast the floating point class to be the floating point attribute. */
455 #define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
457 /* What type of floating point to tune for */
458 extern enum fputype arm_fpu_tune;
460 /* What type of floating point instructions are available */
461 extern enum fputype arm_fpu_arch;
463 enum float_abi_type
465 ARM_FLOAT_ABI_SOFT,
466 ARM_FLOAT_ABI_SOFTFP,
467 ARM_FLOAT_ABI_HARD
470 extern enum float_abi_type arm_float_abi;
472 /* Which ABI to use. */
473 enum arm_abi_type
475 ARM_ABI_APCS,
476 ARM_ABI_ATPCS,
477 ARM_ABI_AAPCS,
478 ARM_ABI_IWMMXT
481 extern enum arm_abi_type arm_abi;
483 #ifndef ARM_DEFAULT_ABI
484 #define ARM_DEFAULT_ABI ARM_ABI_APCS
485 #endif
487 /* Nonzero if this chip supports the ARM Architecture 3M extensions. */
488 extern int arm_arch3m;
490 /* Nonzero if this chip supports the ARM Architecture 4 extensions. */
491 extern int arm_arch4;
493 /* Nonzero if this chip supports the ARM Architecture 4T extensions. */
494 extern int arm_arch4t;
496 /* Nonzero if this chip supports the ARM Architecture 5 extensions. */
497 extern int arm_arch5;
499 /* Nonzero if this chip supports the ARM Architecture 5E extensions. */
500 extern int arm_arch5e;
502 /* Nonzero if this chip supports the ARM Architecture 6 extensions. */
503 extern int arm_arch6;
505 /* Nonzero if this chip can benefit from load scheduling. */
506 extern int arm_ld_sched;
508 /* Nonzero if generating thumb code. */
509 extern int thumb_code;
511 /* Nonzero if this chip is a StrongARM. */
512 extern int arm_is_strong;
514 /* Nonzero if this chip is a Cirrus variant. */
515 extern int arm_arch_cirrus;
517 /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
518 extern int arm_arch_iwmmxt;
520 /* Nonzero if this chip is an XScale. */
521 extern int arm_arch_xscale;
523 /* Nonzero if tuning for XScale */
524 extern int arm_tune_xscale;
526 /* Nonzero if this chip is an ARM6 or an ARM7. */
527 extern int arm_is_6_or_7;
529 #ifndef TARGET_DEFAULT
530 #define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
531 #endif
533 /* The frame pointer register used in gcc has nothing to do with debugging;
534 that is controlled by the APCS-FRAME option. */
535 #define CAN_DEBUG_WITHOUT_FP
537 #undef TARGET_MEM_FUNCTIONS
538 #define TARGET_MEM_FUNCTIONS 1
540 #define OVERRIDE_OPTIONS arm_override_options ()
542 /* Nonzero if PIC code requires explicit qualifiers to generate
543 PLT and GOT relocs rather than the assembler doing so implicitly.
544 Subtargets can override these if required. */
545 #ifndef NEED_GOT_RELOC
546 #define NEED_GOT_RELOC 0
547 #endif
548 #ifndef NEED_PLT_RELOC
549 #define NEED_PLT_RELOC 0
550 #endif
552 /* Nonzero if we need to refer to the GOT with a PC-relative
553 offset. In other words, generate
555 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
557 rather than
559 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
561 The default is true, which matches NetBSD. Subtargets can
562 override this if required. */
563 #ifndef GOT_PCREL
564 #define GOT_PCREL 1
565 #endif
567 /* Target machine storage Layout. */
570 /* Define this macro if it is advisable to hold scalars in registers
571 in a wider mode than that declared by the program. In such cases,
572 the value is constrained to be within the bounds of the declared
573 type, but kept valid in the wider mode. The signedness of the
574 extension may differ from that of the type. */
576 /* It is far faster to zero extend chars than to sign extend them */
578 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
579 if (GET_MODE_CLASS (MODE) == MODE_INT \
580 && GET_MODE_SIZE (MODE) < 4) \
582 if (MODE == QImode) \
583 UNSIGNEDP = 1; \
584 else if (MODE == HImode) \
585 UNSIGNEDP = 1; \
586 (MODE) = SImode; \
589 #define PROMOTE_FUNCTION_MODE(MODE, UNSIGNEDP, TYPE) \
590 if (GET_MODE_CLASS (MODE) == MODE_INT \
591 && GET_MODE_SIZE (MODE) < 4) \
592 (MODE) = SImode; \
594 /* Define this if most significant bit is lowest numbered
595 in instructions that operate on numbered bit-fields. */
596 #define BITS_BIG_ENDIAN 0
598 /* Define this if most significant byte of a word is the lowest numbered.
599 Most ARM processors are run in little endian mode, so that is the default.
600 If you want to have it run-time selectable, change the definition in a
601 cover file to be TARGET_BIG_ENDIAN. */
602 #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
604 /* Define this if most significant word of a multiword number is the lowest
605 numbered.
606 This is always false, even when in big-endian mode. */
607 #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
609 /* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
610 on processor pre-defineds when compiling libgcc2.c. */
611 #if defined(__ARMEB__) && !defined(__ARMWEL__)
612 #define LIBGCC2_WORDS_BIG_ENDIAN 1
613 #else
614 #define LIBGCC2_WORDS_BIG_ENDIAN 0
615 #endif
617 /* Define this if most significant word of doubles is the lowest numbered.
618 The rules are different based on whether or not we use FPA-format,
619 VFP-format or some other floating point co-processor's format doubles. */
620 #define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
622 #define UNITS_PER_WORD 4
624 /* True if natural alignment is used for doubleword types. */
625 #define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
627 #define DOUBLEWORD_ALIGNMENT 64
629 #define PARM_BOUNDARY 32
631 #define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
633 #define PREFERRED_STACK_BOUNDARY \
634 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
636 #define FUNCTION_BOUNDARY 32
638 /* The lowest bit is used to indicate Thumb-mode functions, so the
639 vbit must go into the delta field of pointers to member
640 functions. */
641 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
643 #define EMPTY_FIELD_BOUNDARY 32
645 #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
647 /* XXX Blah -- this macro is used directly by libobjc. Since it
648 supports no vector modes, cut out the complexity and fall back
649 on BIGGEST_FIELD_ALIGNMENT. */
650 #ifdef IN_TARGET_LIBS
651 #define BIGGEST_FIELD_ALIGNMENT 64
652 #endif
654 /* Make strings word-aligned so strcpy from constants will be faster. */
655 #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
657 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
658 ((TREE_CODE (EXP) == STRING_CST \
659 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
660 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
662 /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
663 value set in previous versions of this toolchain was 8, which produces more
664 compact structures. The command line option -mstructure_size_boundary=<n>
665 can be used to change this value. For compatibility with the ARM SDK
666 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
667 0020D) page 2-20 says "Structures are aligned on word boundaries".
668 The AAPCS specifies a value of 8. */
669 #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
670 extern int arm_structure_size_boundary;
672 /* This is the value used to initialize arm_structure_size_boundary. If a
673 particular arm target wants to change the default value it should change
674 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
675 for an example of this. */
676 #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
677 #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
678 #endif
680 /* Used when parsing command line option -mstructure_size_boundary. */
681 extern const char * structure_size_string;
683 /* Nonzero if move instructions will actually fail to work
684 when given unaligned data. */
685 #define STRICT_ALIGNMENT 1
687 /* wchar_t is unsigned under the AAPCS. */
688 #ifndef WCHAR_TYPE
689 #define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
691 #define WCHAR_TYPE_SIZE BITS_PER_WORD
692 #endif
694 #ifndef SIZE_TYPE
695 #define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
696 #endif
698 /* AAPCS requires that structure alignment is affected by bitfields. */
699 #ifndef PCC_BITFIELD_TYPE_MATTERS
700 #define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
701 #endif
704 /* Standard register usage. */
706 /* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
707 (S - saved over call).
709 r0 * argument word/integer result
710 r1-r3 argument word
712 r4-r8 S register variable
713 r9 S (rfp) register variable (real frame pointer)
715 r10 F S (sl) stack limit (used by -mapcs-stack-check)
716 r11 F S (fp) argument pointer
717 r12 (ip) temp workspace
718 r13 F S (sp) lower end of current stack frame
719 r14 (lr) link address/workspace
720 r15 F (pc) program counter
722 f0 floating point result
723 f1-f3 floating point scratch
725 f4-f7 S floating point variable
727 cc This is NOT a real register, but is used internally
728 to represent things that use or set the condition
729 codes.
730 sfp This isn't either. It is used during rtl generation
731 since the offset between the frame pointer and the
732 auto's isn't known until after register allocation.
733 afp Nor this, we only need this because of non-local
734 goto. Without it fp appears to be used and the
735 elimination code won't get rid of sfp. It tracks
736 fp exactly at all times.
738 *: See CONDITIONAL_REGISTER_USAGE */
741 mvf0 Cirrus floating point result
742 mvf1-mvf3 Cirrus floating point scratch
743 mvf4-mvf15 S Cirrus floating point variable. */
745 /* s0-s15 VFP scratch (aka d0-d7).
746 s16-s31 S VFP variable (aka d8-d15).
747 vfpcc Not a real register. Represents the VFP condition
748 code flags. */
750 /* The stack backtrace structure is as follows:
751 fp points to here: | save code pointer | [fp]
752 | return link value | [fp, #-4]
753 | return sp value | [fp, #-8]
754 | return fp value | [fp, #-12]
755 [| saved r10 value |]
756 [| saved r9 value |]
757 [| saved r8 value |]
758 [| saved r7 value |]
759 [| saved r6 value |]
760 [| saved r5 value |]
761 [| saved r4 value |]
762 [| saved r3 value |]
763 [| saved r2 value |]
764 [| saved r1 value |]
765 [| saved r0 value |]
766 [| saved f7 value |] three words
767 [| saved f6 value |] three words
768 [| saved f5 value |] three words
769 [| saved f4 value |] three words
770 r0-r3 are not normally saved in a C function. */
772 /* 1 for registers that have pervasive standard uses
773 and are not available for the register allocator. */
774 #define FIXED_REGISTERS \
776 0,0,0,0,0,0,0,0, \
777 0,0,0,0,0,1,0,1, \
778 0,0,0,0,0,0,0,0, \
779 1,1,1, \
780 1,1,1,1,1,1,1,1, \
781 1,1,1,1,1,1,1,1, \
782 1,1,1,1,1,1,1,1, \
783 1,1,1,1,1,1,1,1, \
784 1,1,1,1, \
785 1,1,1,1,1,1,1,1, \
786 1,1,1,1,1,1,1,1, \
787 1,1,1,1,1,1,1,1, \
788 1,1,1,1,1,1,1,1, \
792 /* 1 for registers not available across function calls.
793 These must include the FIXED_REGISTERS and also any
794 registers that can be used without being saved.
795 The latter must include the registers where values are returned
796 and the register where structure-value addresses are passed.
797 Aside from that, you can include as many other registers as you like.
798 The CC is not preserved over function calls on the ARM 6, so it is
799 easier to assume this for all. SFP is preserved, since FP is. */
800 #define CALL_USED_REGISTERS \
802 1,1,1,1,0,0,0,0, \
803 0,0,0,0,1,1,1,1, \
804 1,1,1,1,0,0,0,0, \
805 1,1,1, \
806 1,1,1,1,1,1,1,1, \
807 1,1,1,1,1,1,1,1, \
808 1,1,1,1,1,1,1,1, \
809 1,1,1,1,1,1,1,1, \
810 1,1,1,1, \
811 1,1,1,1,1,1,1,1, \
812 1,1,1,1,1,1,1,1, \
813 1,1,1,1,1,1,1,1, \
814 1,1,1,1,1,1,1,1, \
818 #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
819 #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
820 #endif
822 #define CONDITIONAL_REGISTER_USAGE \
824 int regno; \
826 if (TARGET_SOFT_FLOAT || TARGET_THUMB || !TARGET_FPA) \
828 for (regno = FIRST_FPA_REGNUM; \
829 regno <= LAST_FPA_REGNUM; ++regno) \
830 fixed_regs[regno] = call_used_regs[regno] = 1; \
833 if (TARGET_THUMB && optimize_size) \
835 /* When optimizing for size, it's better not to use \
836 the HI regs, because of the overhead of stacking \
837 them. */ \
838 for (regno = FIRST_HI_REGNUM; \
839 regno <= LAST_HI_REGNUM; ++regno) \
840 fixed_regs[regno] = call_used_regs[regno] = 1; \
843 /* The link register can be clobbered by any branch insn, \
844 but we have no way to track that at present, so mark \
845 it as unavailable. */ \
846 if (TARGET_THUMB) \
847 fixed_regs[LR_REGNUM] = call_used_regs[LR_REGNUM] = 1; \
849 if (TARGET_ARM && TARGET_HARD_FLOAT) \
851 if (TARGET_MAVERICK) \
853 for (regno = FIRST_FPA_REGNUM; \
854 regno <= LAST_FPA_REGNUM; ++ regno) \
855 fixed_regs[regno] = call_used_regs[regno] = 1; \
856 for (regno = FIRST_CIRRUS_FP_REGNUM; \
857 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
859 fixed_regs[regno] = 0; \
860 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
863 if (TARGET_VFP) \
865 for (regno = FIRST_VFP_REGNUM; \
866 regno <= LAST_VFP_REGNUM; ++ regno) \
868 fixed_regs[regno] = 0; \
869 call_used_regs[regno] = regno < FIRST_VFP_REGNUM + 16; \
874 if (TARGET_REALLY_IWMMXT) \
876 regno = FIRST_IWMMXT_GR_REGNUM; \
877 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
878 and wCG1 as call-preserved registers. The 2002/11/21 \
879 revision changed this so that all wCG registers are \
880 scratch registers. */ \
881 for (regno = FIRST_IWMMXT_GR_REGNUM; \
882 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
883 fixed_regs[regno] = call_used_regs[regno] = 0; \
884 /* The XScale ABI has wR0 - wR9 as scratch registers, \
885 the rest as call-preserved registers. */ \
886 for (regno = FIRST_IWMMXT_REGNUM; \
887 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
889 fixed_regs[regno] = 0; \
890 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
894 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
896 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
897 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
899 else if (TARGET_APCS_STACK) \
901 fixed_regs[10] = 1; \
902 call_used_regs[10] = 1; \
904 if (TARGET_APCS_FRAME) \
906 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
907 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
909 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
912 /* These are a couple of extensions to the formats accepted
913 by asm_fprintf:
914 %@ prints out ASM_COMMENT_START
915 %r prints out REGISTER_PREFIX reg_names[arg] */
916 #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
917 case '@': \
918 fputs (ASM_COMMENT_START, FILE); \
919 break; \
921 case 'r': \
922 fputs (REGISTER_PREFIX, FILE); \
923 fputs (reg_names [va_arg (ARGS, int)], FILE); \
924 break;
926 /* Round X up to the nearest word. */
927 #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
929 /* Convert fron bytes to ints. */
930 #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
932 /* The number of (integer) registers required to hold a quantity of type MODE.
933 Also used for VFP registers. */
934 #define ARM_NUM_REGS(MODE) \
935 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
937 /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
938 #define ARM_NUM_REGS2(MODE, TYPE) \
939 ARM_NUM_INTS ((MODE) == BLKmode ? \
940 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
942 /* The number of (integer) argument register available. */
943 #define NUM_ARG_REGS 4
945 /* Return the register number of the N'th (integer) argument. */
946 #define ARG_REGISTER(N) (N - 1)
948 /* Specify the registers used for certain standard purposes.
949 The values of these macros are register numbers. */
951 /* The number of the last argument register. */
952 #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
954 /* The numbers of the Thumb register ranges. */
955 #define FIRST_LO_REGNUM 0
956 #define LAST_LO_REGNUM 7
957 #define FIRST_HI_REGNUM 8
958 #define LAST_HI_REGNUM 11
960 /* The register that holds the return address in exception handlers. */
961 #define EXCEPTION_LR_REGNUM 2
963 /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
964 as an invisible last argument (possible since varargs don't exist in
965 Pascal), so the following is not true. */
966 #define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
968 /* Define this to be where the real frame pointer is if it is not possible to
969 work out the offset between the frame pointer and the automatic variables
970 until after register allocation has taken place. FRAME_POINTER_REGNUM
971 should point to a special register that we will make sure is eliminated.
973 For the Thumb we have another problem. The TPCS defines the frame pointer
974 as r11, and GCC believes that it is always possible to use the frame pointer
975 as base register for addressing purposes. (See comments in
976 find_reloads_address()). But - the Thumb does not allow high registers,
977 including r11, to be used as base address registers. Hence our problem.
979 The solution used here, and in the old thumb port is to use r7 instead of
980 r11 as the hard frame pointer and to have special code to generate
981 backtrace structures on the stack (if required to do so via a command line
982 option) using r11. This is the only 'user visible' use of r11 as a frame
983 pointer. */
984 #define ARM_HARD_FRAME_POINTER_REGNUM 11
985 #define THUMB_HARD_FRAME_POINTER_REGNUM 7
987 #define HARD_FRAME_POINTER_REGNUM \
988 (TARGET_ARM \
989 ? ARM_HARD_FRAME_POINTER_REGNUM \
990 : THUMB_HARD_FRAME_POINTER_REGNUM)
992 #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
994 /* Register to use for pushing function arguments. */
995 #define STACK_POINTER_REGNUM SP_REGNUM
997 /* ARM floating pointer registers. */
998 #define FIRST_FPA_REGNUM 16
999 #define LAST_FPA_REGNUM 23
1001 #define FIRST_IWMMXT_GR_REGNUM 43
1002 #define LAST_IWMMXT_GR_REGNUM 46
1003 #define FIRST_IWMMXT_REGNUM 47
1004 #define LAST_IWMMXT_REGNUM 62
1005 #define IS_IWMMXT_REGNUM(REGNUM) \
1006 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1007 #define IS_IWMMXT_GR_REGNUM(REGNUM) \
1008 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1010 /* Base register for access to local variables of the function. */
1011 #define FRAME_POINTER_REGNUM 25
1013 /* Base register for access to arguments of the function. */
1014 #define ARG_POINTER_REGNUM 26
1016 #define FIRST_CIRRUS_FP_REGNUM 27
1017 #define LAST_CIRRUS_FP_REGNUM 42
1018 #define IS_CIRRUS_REGNUM(REGNUM) \
1019 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1021 #define FIRST_VFP_REGNUM 63
1022 #define LAST_VFP_REGNUM 94
1023 #define IS_VFP_REGNUM(REGNUM) \
1024 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1026 /* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1027 /* + 16 Cirrus registers take us up to 43. */
1028 /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1029 /* VFP adds 32 + 1 more. */
1030 #define FIRST_PSEUDO_REGISTER 96
1032 /* Value should be nonzero if functions must have frame pointers.
1033 Zero means the frame pointer need not be set up (and parms may be accessed
1034 via the stack pointer) in functions that seem suitable.
1035 If we have to have a frame pointer we might as well make use of it.
1036 APCS says that the frame pointer does not need to be pushed in leaf
1037 functions, or simple tail call functions. */
1038 #define FRAME_POINTER_REQUIRED \
1039 (current_function_has_nonlocal_label \
1040 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
1042 /* Return number of consecutive hard regs needed starting at reg REGNO
1043 to hold something of mode MODE.
1044 This is ordinarily the length in words of a value of mode MODE
1045 but can be less for certain modes in special long registers.
1047 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
1048 mode. */
1049 #define HARD_REGNO_NREGS(REGNO, MODE) \
1050 ((TARGET_ARM \
1051 && REGNO >= FIRST_FPA_REGNUM \
1052 && REGNO != FRAME_POINTER_REGNUM \
1053 && REGNO != ARG_POINTER_REGNUM) \
1054 && !IS_VFP_REGNUM (REGNO) \
1055 ? 1 : ARM_NUM_REGS (MODE))
1057 /* Return true if REGNO is suitable for holding a quantity of type MODE. */
1058 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1059 arm_hard_regno_mode_ok ((REGNO), (MODE))
1061 /* Value is 1 if it is a good idea to tie two pseudo registers
1062 when one has mode MODE1 and one has mode MODE2.
1063 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1064 for any hard reg, then this must be 0 for correct output. */
1065 #define MODES_TIEABLE_P(MODE1, MODE2) \
1066 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
1068 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1069 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode)
1071 #define VALID_IWMMXT_REG_MODE(MODE) \
1072 (VECTOR_MODE_SUPPORTED_P (MODE) || (MODE) == DImode)
1074 /* The order in which register should be allocated. It is good to use ip
1075 since no saving is required (though calls clobber it) and it never contains
1076 function parameters. It is quite good to use lr since other calls may
1077 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1078 least likely to contain a function parameter; in addition results are
1079 returned in r0. */
1081 #define REG_ALLOC_ORDER \
1083 3, 2, 1, 0, 12, 14, 4, 5, \
1084 6, 7, 8, 10, 9, 11, 13, 15, \
1085 16, 17, 18, 19, 20, 21, 22, 23, \
1086 27, 28, 29, 30, 31, 32, 33, 34, \
1087 35, 36, 37, 38, 39, 40, 41, 42, \
1088 43, 44, 45, 46, 47, 48, 49, 50, \
1089 51, 52, 53, 54, 55, 56, 57, 58, \
1090 59, 60, 61, 62, \
1091 24, 25, 26, \
1092 78, 77, 76, 75, 74, 73, 72, 71, \
1093 70, 69, 68, 67, 66, 65, 64, 63, \
1094 79, 80, 81, 82, 83, 84, 85, 86, \
1095 87, 88, 89, 90, 91, 92, 93, 94, \
1096 95 \
1099 /* Interrupt functions can only use registers that have already been
1100 saved by the prologue, even if they would normally be
1101 call-clobbered. */
1102 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1103 (! IS_INTERRUPT (cfun->machine->func_type) || \
1104 regs_ever_live[DST])
1106 /* Register and constant classes. */
1108 /* Register classes: used to be simple, just all ARM regs or all FPA regs
1109 Now that the Thumb is involved it has become more complicated. */
1110 enum reg_class
1112 NO_REGS,
1113 FPA_REGS,
1114 CIRRUS_REGS,
1115 VFP_REGS,
1116 IWMMXT_GR_REGS,
1117 IWMMXT_REGS,
1118 LO_REGS,
1119 STACK_REG,
1120 BASE_REGS,
1121 HI_REGS,
1122 CC_REG,
1123 VFPCC_REG,
1124 GENERAL_REGS,
1125 ALL_REGS,
1126 LIM_REG_CLASSES
1129 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1131 /* Give names of register classes as strings for dump file. */
1132 #define REG_CLASS_NAMES \
1134 "NO_REGS", \
1135 "FPA_REGS", \
1136 "CIRRUS_REGS", \
1137 "VFP_REGS", \
1138 "IWMMXT_GR_REGS", \
1139 "IWMMXT_REGS", \
1140 "LO_REGS", \
1141 "STACK_REG", \
1142 "BASE_REGS", \
1143 "HI_REGS", \
1144 "CC_REG", \
1145 "VFPCC_REG", \
1146 "GENERAL_REGS", \
1147 "ALL_REGS", \
1150 /* Define which registers fit in which classes.
1151 This is an initializer for a vector of HARD_REG_SET
1152 of length N_REG_CLASSES. */
1153 #define REG_CLASS_CONTENTS \
1155 { 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1156 { 0x00FF0000, 0x00000000, 0x00000000 }, /* FPA_REGS */ \
1157 { 0xF8000000, 0x000007FF, 0x00000000 }, /* CIRRUS_REGS */ \
1158 { 0x00000000, 0x80000000, 0x7FFFFFFF }, /* VFP_REGS */ \
1159 { 0x00000000, 0x00007800, 0x00000000 }, /* IWMMXT_GR_REGS */ \
1160 { 0x00000000, 0x7FFF8000, 0x00000000 }, /* IWMMXT_REGS */ \
1161 { 0x000000FF, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1162 { 0x00002000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1163 { 0x000020FF, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1164 { 0x0000FF00, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1165 { 0x01000000, 0x00000000, 0x00000000 }, /* CC_REG */ \
1166 { 0x00000000, 0x00000000, 0x80000000 }, /* VFPCC_REG */ \
1167 { 0x0200FFFF, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1168 { 0xFAFFFFFF, 0xFFFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
1171 /* The same information, inverted:
1172 Return the class number of the smallest class containing
1173 reg number REGNO. This could be a conditional expression
1174 or could index an array. */
1175 #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1177 /* FPA registers can't do subreg as all values are reformatted to internal
1178 precision. VFP registers may only be accessed in the mode they
1179 were set. */
1180 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1181 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1182 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) \
1183 || reg_classes_intersect_p (VFP_REGS, (CLASS)) \
1184 : 0)
1186 /* We need to define this for LO_REGS on thumb. Otherwise we can end up
1187 using r0-r4 for function arguments, r7 for the stack frame and don't
1188 have enough left over to do doubleword arithmetic. */
1189 #define CLASS_LIKELY_SPILLED_P(CLASS) \
1190 ((TARGET_THUMB && (CLASS) == LO_REGS) \
1191 || (CLASS) == CC_REG)
1193 /* The class value for index registers, and the one for base regs. */
1194 #define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1195 #define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1197 /* For the Thumb the high registers cannot be used as base registers
1198 when addressing quantities in QI or HI mode; if we don't know the
1199 mode, then we must be conservative. After reload we must also be
1200 conservative, since we can't support SP+reg addressing, and we
1201 can't fix up any bad substitutions. */
1202 #define MODE_BASE_REG_CLASS(MODE) \
1203 (TARGET_ARM ? GENERAL_REGS : \
1204 (((MODE) == SImode && !reload_completed) ? BASE_REGS : LO_REGS))
1206 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1207 registers explicitly used in the rtl to be used as spill registers
1208 but prevents the compiler from extending the lifetime of these
1209 registers. */
1210 #define SMALL_REGISTER_CLASSES TARGET_THUMB
1212 /* Get reg_class from a letter such as appears in the machine description.
1213 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
1214 ARM, but several more letters for the Thumb. */
1215 #define REG_CLASS_FROM_LETTER(C) \
1216 ( (C) == 'f' ? FPA_REGS \
1217 : (C) == 'v' ? CIRRUS_REGS \
1218 : (C) == 'w' ? VFP_REGS \
1219 : (C) == 'y' ? IWMMXT_REGS \
1220 : (C) == 'z' ? IWMMXT_GR_REGS \
1221 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1222 : TARGET_ARM ? NO_REGS \
1223 : (C) == 'h' ? HI_REGS \
1224 : (C) == 'b' ? BASE_REGS \
1225 : (C) == 'k' ? STACK_REG \
1226 : (C) == 'c' ? CC_REG \
1227 : NO_REGS)
1229 /* The letters I, J, K, L and M in a register constraint string
1230 can be used to stand for particular ranges of immediate operands.
1231 This macro defines what the ranges are.
1232 C is the letter, and VALUE is a constant value.
1233 Return 1 if VALUE is in the range specified by C.
1234 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
1235 J: valid indexing constants.
1236 K: ~value ok in rhs argument of data operand.
1237 L: -value ok in rhs argument of data operand.
1238 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
1239 #define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
1240 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1241 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1242 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
1243 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1244 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1245 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1246 : 0)
1248 #define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1249 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1250 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1251 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1252 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1253 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1254 && ((VAL) & 3) == 0) : \
1255 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1256 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1257 : 0)
1259 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1260 (TARGET_ARM ? \
1261 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1263 /* Constant letter 'G' for the FP immediate constants.
1264 'H' means the same constant negated. */
1265 #define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1266 ((C) == 'G' ? arm_const_double_rtx (X) : \
1267 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
1269 #define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1270 (TARGET_ARM ? \
1271 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1273 /* For the ARM, `Q' means that this is a memory operand that is just
1274 an offset from a register.
1275 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1276 address. This means that the symbol is in the text segment and can be
1277 accessed without using a load.
1278 'U' Prefixes an extended memory constraint where:
1279 'Uv' is an address valid for VFP load/store insns.
1280 'Uy' is an address valid for iwmmxt load/store insns.
1281 'Uq' is an address valid for ldrsb. */
1283 #define EXTRA_CONSTRAINT_STR_ARM(OP, C, STR) \
1284 (((C) == 'Q') ? (GET_CODE (OP) == MEM \
1285 && GET_CODE (XEXP (OP, 0)) == REG) : \
1286 ((C) == 'R') ? (GET_CODE (OP) == MEM \
1287 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1288 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1289 ((C) == 'S') ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1290 ((C) == 'T') ? cirrus_memory_offset (OP) : \
1291 ((C) == 'U' && (STR)[1] == 'v') ? arm_coproc_mem_operand (OP, FALSE) : \
1292 ((C) == 'U' && (STR)[1] == 'y') ? arm_coproc_mem_operand (OP, TRUE) : \
1293 ((C) == 'U' && (STR)[1] == 'q') \
1294 ? arm_extendqisi_mem_op (OP, GET_MODE (OP)) \
1295 : 0)
1297 #define CONSTRAINT_LEN(C,STR) \
1298 ((C) == 'U' ? 2 : DEFAULT_CONSTRAINT_LEN (C, STR))
1300 #define EXTRA_CONSTRAINT_THUMB(X, C) \
1301 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1302 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1304 #define EXTRA_CONSTRAINT_STR(X, C, STR) \
1305 (TARGET_ARM \
1306 ? EXTRA_CONSTRAINT_STR_ARM (X, C, STR) \
1307 : EXTRA_CONSTRAINT_THUMB (X, C))
1309 #define EXTRA_MEMORY_CONSTRAINT(C, STR) ((C) == 'U')
1311 /* Given an rtx X being reloaded into a reg required to be
1312 in class CLASS, return the class of reg to actually use.
1313 In general this is just CLASS, but for the Thumb we prefer
1314 a LO_REGS class or a subset. */
1315 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1316 (TARGET_ARM ? (CLASS) : \
1317 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1319 /* Must leave BASE_REGS reloads alone */
1320 #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1321 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1322 ? ((true_regnum (X) == -1 ? LO_REGS \
1323 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1324 : NO_REGS)) \
1325 : NO_REGS)
1327 #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1328 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1329 ? ((true_regnum (X) == -1 ? LO_REGS \
1330 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1331 : NO_REGS)) \
1332 : NO_REGS)
1334 /* Return the register class of a scratch register needed to copy IN into
1335 or out of a register in CLASS in MODE. If it can be done directly,
1336 NO_REGS is returned. */
1337 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1338 /* Restrict which direct reloads are allowed for VFP regs. */ \
1339 ((TARGET_VFP && TARGET_HARD_FLOAT \
1340 && (CLASS) == VFP_REGS) \
1341 ? vfp_secondary_reload_class (MODE, X) \
1342 : TARGET_ARM \
1343 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1344 ? GENERAL_REGS : NO_REGS) \
1345 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1347 /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1348 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1349 /* Restrict which direct reloads are allowed for VFP regs. */ \
1350 ((TARGET_VFP && TARGET_HARD_FLOAT \
1351 && (CLASS) == VFP_REGS) \
1352 ? vfp_secondary_reload_class (MODE, X) : \
1353 /* Cannot load constants into Cirrus registers. */ \
1354 (TARGET_MAVERICK && TARGET_HARD_FLOAT \
1355 && (CLASS) == CIRRUS_REGS \
1356 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1357 ? GENERAL_REGS : \
1358 (TARGET_ARM ? \
1359 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1360 && CONSTANT_P (X)) \
1361 ? GENERAL_REGS : \
1362 (((MODE) == HImode && ! arm_arch4 \
1363 && (GET_CODE (X) == MEM \
1364 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1365 && true_regnum (X) == -1))) \
1366 ? GENERAL_REGS : NO_REGS) \
1367 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1369 /* Try a machine-dependent way of reloading an illegitimate address
1370 operand. If we find one, push the reload and jump to WIN. This
1371 macro is used in only one place: `find_reloads_address' in reload.c.
1373 For the ARM, we wish to handle large displacements off a base
1374 register by splitting the addend across a MOV and the mem insn.
1375 This can cut the number of reloads needed. */
1376 #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1377 do \
1379 if (GET_CODE (X) == PLUS \
1380 && GET_CODE (XEXP (X, 0)) == REG \
1381 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1382 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1383 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1385 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1386 HOST_WIDE_INT low, high; \
1388 if (MODE == DImode || (MODE == DFmode && TARGET_SOFT_FLOAT)) \
1389 low = ((val & 0xf) ^ 0x8) - 0x8; \
1390 else if (TARGET_MAVERICK && TARGET_HARD_FLOAT) \
1391 /* Need to be careful, -256 is not a valid offset. */ \
1392 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1393 else if (MODE == SImode \
1394 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
1395 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1396 /* Need to be careful, -4096 is not a valid offset. */ \
1397 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1398 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1399 /* Need to be careful, -256 is not a valid offset. */ \
1400 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1401 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1402 && TARGET_HARD_FLOAT && TARGET_FPA) \
1403 /* Need to be careful, -1024 is not a valid offset. */ \
1404 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1405 else \
1406 break; \
1408 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1409 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1410 - (unsigned HOST_WIDE_INT) 0x80000000); \
1411 /* Check for overflow or zero */ \
1412 if (low == 0 || high == 0 || (high + low != val)) \
1413 break; \
1415 /* Reload the high part into a base reg; leave the low part \
1416 in the mem. */ \
1417 X = gen_rtx_PLUS (GET_MODE (X), \
1418 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1419 GEN_INT (high)), \
1420 GEN_INT (low)); \
1421 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1422 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1423 VOIDmode, 0, 0, OPNUM, TYPE); \
1424 goto WIN; \
1427 while (0)
1429 /* XXX If an HImode FP+large_offset address is converted to an HImode
1430 SP+large_offset address, then reload won't know how to fix it. It sees
1431 only that SP isn't valid for HImode, and so reloads the SP into an index
1432 register, but the resulting address is still invalid because the offset
1433 is too big. We fix it here instead by reloading the entire address. */
1434 /* We could probably achieve better results by defining PROMOTE_MODE to help
1435 cope with the variances between the Thumb's signed and unsigned byte and
1436 halfword load instructions. */
1437 #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1439 if (GET_CODE (X) == PLUS \
1440 && GET_MODE_SIZE (MODE) < 4 \
1441 && GET_CODE (XEXP (X, 0)) == REG \
1442 && XEXP (X, 0) == stack_pointer_rtx \
1443 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1444 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
1446 rtx orig_X = X; \
1447 X = copy_rtx (X); \
1448 push_reload (orig_X, NULL_RTX, &X, NULL, \
1449 MODE_BASE_REG_CLASS (MODE), \
1450 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1451 goto WIN; \
1455 #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1456 if (TARGET_ARM) \
1457 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1458 else \
1459 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1461 /* Return the maximum number of consecutive registers
1462 needed to represent mode MODE in a register of class CLASS.
1463 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
1464 #define CLASS_MAX_NREGS(CLASS, MODE) \
1465 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
1467 /* If defined, gives a class of registers that cannot be used as the
1468 operand of a SUBREG that changes the mode of the object illegally. */
1470 /* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
1471 #define REGISTER_MOVE_COST(MODE, FROM, TO) \
1472 (TARGET_ARM ? \
1473 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1474 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
1475 (FROM) == VFP_REGS && (TO) != VFP_REGS ? 10 : \
1476 (FROM) != VFP_REGS && (TO) == VFP_REGS ? 10 : \
1477 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1478 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1479 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
1480 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1481 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1482 2) \
1484 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
1486 /* Stack layout; function entry, exit and calling. */
1488 /* Define this if pushing a word on the stack
1489 makes the stack pointer a smaller address. */
1490 #define STACK_GROWS_DOWNWARD 1
1492 /* Define this if the nominal address of the stack frame
1493 is at the high-address end of the local variables;
1494 that is, each additional local variable allocated
1495 goes at a more negative offset in the frame. */
1496 #define FRAME_GROWS_DOWNWARD 1
1498 /* Offset within stack frame to start allocating local variables at.
1499 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1500 first local allocated. Otherwise, it is the offset to the BEGINNING
1501 of the first local allocated. */
1502 #define STARTING_FRAME_OFFSET 0
1504 /* If we generate an insn to push BYTES bytes,
1505 this says how many the stack pointer really advances by. */
1506 /* The push insns do not do this rounding implicitly.
1507 So don't define this. */
1508 /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1510 /* Define this if the maximum size of all the outgoing args is to be
1511 accumulated and pushed during the prologue. The amount can be
1512 found in the variable current_function_outgoing_args_size. */
1513 #define ACCUMULATE_OUTGOING_ARGS 1
1515 /* Offset of first parameter from the argument pointer register value. */
1516 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1518 /* Value is the number of byte of arguments automatically
1519 popped when returning from a subroutine call.
1520 FUNDECL is the declaration node of the function (as a tree),
1521 FUNTYPE is the data type of the function (as a tree),
1522 or for a library call it is an identifier node for the subroutine name.
1523 SIZE is the number of bytes of arguments passed on the stack.
1525 On the ARM, the caller does not pop any of its arguments that were passed
1526 on the stack. */
1527 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
1529 /* Define how to find the value returned by a library function
1530 assuming the value has mode MODE. */
1531 #define LIBCALL_VALUE(MODE) \
1532 (TARGET_ARM && TARGET_HARD_FLOAT && TARGET_FPA \
1533 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1534 ? gen_rtx_REG (MODE, FIRST_FPA_REGNUM) \
1535 : TARGET_ARM && TARGET_HARD_FLOAT && TARGET_MAVERICK \
1536 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1537 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
1538 : TARGET_IWMMXT_ABI && VECTOR_MODE_SUPPORTED_P (MODE) \
1539 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
1540 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
1542 /* Define how to find the value returned by a function.
1543 VALTYPE is the data type of the value (as a tree).
1544 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1545 otherwise, FUNC is 0. */
1546 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1547 arm_function_value (VALTYPE, FUNC);
1549 /* 1 if N is a possible register number for a function value.
1550 On the ARM, only r0 and f0 can return results. */
1551 /* On a Cirrus chip, mvf0 can return results. */
1552 #define FUNCTION_VALUE_REGNO_P(REGNO) \
1553 ((REGNO) == ARG_REGISTER (1) \
1554 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) \
1555 && TARGET_HARD_FLOAT && TARGET_MAVERICK) \
1556 || ((REGNO) == FIRST_IWMMXT_REGNUM && TARGET_IWMMXT_ABI) \
1557 || (TARGET_ARM && ((REGNO) == FIRST_FPA_REGNUM) \
1558 && TARGET_HARD_FLOAT && TARGET_FPA))
1560 /* How large values are returned */
1561 /* A C expression which can inhibit the returning of certain function values
1562 in registers, based on the type of value. */
1563 #define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
1565 /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1566 values must be in memory. On the ARM, they need only do so if larger
1567 than a word, or if they contain elements offset from zero in the struct. */
1568 #define DEFAULT_PCC_STRUCT_RETURN 0
1570 /* Flags for the call/call_value rtl operations set up by function_arg. */
1571 #define CALL_NORMAL 0x00000000 /* No special processing. */
1572 #define CALL_LONG 0x00000001 /* Always call indirect. */
1573 #define CALL_SHORT 0x00000002 /* Never call indirect. */
1575 /* These bits describe the different types of function supported
1576 by the ARM backend. They are exclusive. ie a function cannot be both a
1577 normal function and an interworked function, for example. Knowing the
1578 type of a function is important for determining its prologue and
1579 epilogue sequences.
1580 Note value 7 is currently unassigned. Also note that the interrupt
1581 function types all have bit 2 set, so that they can be tested for easily.
1582 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1583 machine_function structure is initialized (to zero) func_type will
1584 default to unknown. This will force the first use of arm_current_func_type
1585 to call arm_compute_func_type. */
1586 #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1587 #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1588 #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1589 #define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1590 #define ARM_FT_ISR 4 /* An interrupt service routine. */
1591 #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1592 #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1594 #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1596 /* In addition functions can have several type modifiers,
1597 outlined by these bit masks: */
1598 #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1599 #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1600 #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1601 #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1603 /* Some macros to test these flags. */
1604 #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1605 #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1606 #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1607 #define IS_NAKED(t) (t & ARM_FT_NAKED)
1608 #define IS_NESTED(t) (t & ARM_FT_NESTED)
1611 /* Structure used to hold the function stack frame layout. Offsets are
1612 relative to the stack pointer on function entry. Positive offsets are
1613 in the direction of stack growth.
1614 Only soft_frame is used in thumb mode. */
1616 typedef struct arm_stack_offsets GTY(())
1618 int saved_args; /* ARG_POINTER_REGNUM. */
1619 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1620 int saved_regs;
1621 int soft_frame; /* FRAME_POINTER_REGNUM. */
1622 int outgoing_args; /* STACK_POINTER_REGNUM. */
1624 arm_stack_offsets;
1626 /* A C structure for machine-specific, per-function data.
1627 This is added to the cfun structure. */
1628 typedef struct machine_function GTY(())
1630 /* Additional stack adjustment in __builtin_eh_throw. */
1631 rtx eh_epilogue_sp_ofs;
1632 /* Records if LR has to be saved for far jumps. */
1633 int far_jump_used;
1634 /* Records if ARG_POINTER was ever live. */
1635 int arg_pointer_live;
1636 /* Records if the save of LR has been eliminated. */
1637 int lr_save_eliminated;
1638 /* The size of the stack frame. Only valid after reload. */
1639 arm_stack_offsets stack_offsets;
1640 /* Records the type of the current function. */
1641 unsigned long func_type;
1642 /* Record if the function has a variable argument list. */
1643 int uses_anonymous_args;
1644 /* Records if sibcalls are blocked because an argument
1645 register is needed to preserve stack alignment. */
1646 int sibcall_blocked;
1648 machine_function;
1650 /* A C type for declaring a variable that is used as the first argument of
1651 `FUNCTION_ARG' and other related values. For some target machines, the
1652 type `int' suffices and can hold the number of bytes of argument so far. */
1653 typedef struct
1655 /* This is the number of registers of arguments scanned so far. */
1656 int nregs;
1657 /* This is the number of iWMMXt register arguments scanned so far. */
1658 int iwmmxt_nregs;
1659 int named_count;
1660 int nargs;
1661 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT. */
1662 int call_cookie;
1663 int can_split;
1664 } CUMULATIVE_ARGS;
1666 /* Define where to put the arguments to a function.
1667 Value is zero to push the argument on the stack,
1668 or a hard register in which to store the argument.
1670 MODE is the argument's machine mode.
1671 TYPE is the data type of the argument (as a tree).
1672 This is null for libcalls where that information may
1673 not be available.
1674 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1675 the preceding args and about the function being called.
1676 NAMED is nonzero if this argument is a named parameter
1677 (otherwise it is an extra parameter matching an ellipsis).
1679 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1680 other arguments are passed on the stack. If (NAMED == 0) (which happens
1681 only in assign_parms, since TARGET_SETUP_INCOMING_VARARGS is
1682 defined), say it is passed in the stack (function_prologue will
1683 indeed make it pass in the stack if necessary). */
1684 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1685 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1687 /* For an arg passed partly in registers and partly in memory,
1688 this is the number of registers used.
1689 For args passed entirely in registers or entirely in memory, zero. */
1690 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1691 (VECTOR_MODE_SUPPORTED_P (MODE) ? 0 : \
1692 NUM_ARG_REGS > (CUM).nregs \
1693 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE)) \
1694 && (CUM).can_split) \
1695 ? NUM_ARG_REGS - (CUM).nregs : 0)
1697 /* A C expression that indicates when an argument must be passed by
1698 reference. If nonzero for an argument, a copy of that argument is
1699 made in memory and a pointer to the argument is passed instead of
1700 the argument itself. The pointer is passed in whatever way is
1701 appropriate for passing a pointer to that type. */
1702 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1703 arm_function_arg_pass_by_reference (&CUM, MODE, TYPE, NAMED)
1705 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1706 for a call to a function whose data type is FNTYPE.
1707 For a library call, FNTYPE is 0.
1708 On the ARM, the offset starts at 0. */
1709 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1710 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1712 /* Update the data in CUM to advance over an argument
1713 of mode MODE and data type TYPE.
1714 (TYPE is null for libcalls where that information may not be available.) */
1715 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1716 (CUM).nargs += 1; \
1717 if (VECTOR_MODE_SUPPORTED_P (MODE) \
1718 && (CUM).named_count > (CUM).nargs) \
1719 (CUM).iwmmxt_nregs += 1; \
1720 else \
1721 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
1723 /* If defined, a C expression that gives the alignment boundary, in bits, of an
1724 argument with the specified mode and type. If it is not defined,
1725 `PARM_BOUNDARY' is used for all arguments. */
1726 #define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
1727 ((ARM_DOUBLEWORD_ALIGN && arm_needs_doubleword_align (MODE, TYPE)) \
1728 ? DOUBLEWORD_ALIGNMENT \
1729 : PARM_BOUNDARY )
1731 /* 1 if N is a possible register number for function argument passing.
1732 On the ARM, r0-r3 are used to pass args. */
1733 #define FUNCTION_ARG_REGNO_P(REGNO) \
1734 (IN_RANGE ((REGNO), 0, 3) \
1735 || (TARGET_IWMMXT_ABI \
1736 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1738 /* Implement `va_arg'. */
1739 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1740 arm_va_arg (valist, type)
1743 /* If your target environment doesn't prefix user functions with an
1744 underscore, you may wish to re-define this to prevent any conflicts.
1745 e.g. AOF may prefix mcount with an underscore. */
1746 #ifndef ARM_MCOUNT_NAME
1747 #define ARM_MCOUNT_NAME "*mcount"
1748 #endif
1750 /* Call the function profiler with a given profile label. The Acorn
1751 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1752 On the ARM the full profile code will look like:
1753 .data
1755 .word 0
1756 .text
1757 mov ip, lr
1758 bl mcount
1759 .word LP1
1761 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1762 will output the .text section.
1764 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1765 ``prof'' doesn't seem to mind about this!
1767 Note - this version of the code is designed to work in both ARM and
1768 Thumb modes. */
1769 #ifndef ARM_FUNCTION_PROFILER
1770 #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1772 char temp[20]; \
1773 rtx sym; \
1775 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1776 IP_REGNUM, LR_REGNUM); \
1777 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1778 fputc ('\n', STREAM); \
1779 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1780 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
1781 assemble_aligned_integer (UNITS_PER_WORD, sym); \
1783 #endif
1785 #ifdef THUMB_FUNCTION_PROFILER
1786 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1787 if (TARGET_ARM) \
1788 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1789 else \
1790 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1791 #else
1792 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1793 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1794 #endif
1796 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1797 the stack pointer does not matter. The value is tested only in
1798 functions that have frame pointers.
1799 No definition is equivalent to always zero.
1801 On the ARM, the function epilogue recovers the stack pointer from the
1802 frame. */
1803 #define EXIT_IGNORE_STACK 1
1805 #define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1807 /* Determine if the epilogue should be output as RTL.
1808 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1809 #define USE_RETURN_INSN(ISCOND) \
1810 (TARGET_ARM ? use_return_insn (ISCOND, NULL) : 0)
1812 /* Definitions for register eliminations.
1814 This is an array of structures. Each structure initializes one pair
1815 of eliminable registers. The "from" register number is given first,
1816 followed by "to". Eliminations of the same "from" register are listed
1817 in order of preference.
1819 We have two registers that can be eliminated on the ARM. First, the
1820 arg pointer register can often be eliminated in favor of the stack
1821 pointer register. Secondly, the pseudo frame pointer register can always
1822 be eliminated; it is replaced with either the stack or the real frame
1823 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1824 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1826 #define ELIMINABLE_REGS \
1827 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1828 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1829 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1830 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1831 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1832 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1833 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1835 /* Given FROM and TO register numbers, say whether this elimination is
1836 allowed. Frame pointer elimination is automatically handled.
1838 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
1839 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
1840 pointer, we must eliminate FRAME_POINTER_REGNUM into
1841 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1842 ARG_POINTER_REGNUM. */
1843 #define CAN_ELIMINATE(FROM, TO) \
1844 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1845 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1846 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1847 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1850 #define THUMB_REG_PUSHED_P(reg) \
1851 (regs_ever_live [reg] \
1852 && (! call_used_regs [reg] \
1853 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1854 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1856 /* Define the offset between two registers, one to be eliminated, and the
1857 other its replacement, at the start of a routine. */
1858 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1859 if (TARGET_ARM) \
1860 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1861 else \
1862 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1864 /* Special case handling of the location of arguments passed on the stack. */
1865 #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1867 /* Initialize data used by insn expanders. This is called from insn_emit,
1868 once for every function before code is generated. */
1869 #define INIT_EXPANDERS arm_init_expanders ()
1871 /* Output assembler code for a block containing the constant parts
1872 of a trampoline, leaving space for the variable parts.
1874 On the ARM, (if r8 is the static chain regnum, and remembering that
1875 referencing pc adds an offset of 8) the trampoline looks like:
1876 ldr r8, [pc, #0]
1877 ldr pc, [pc]
1878 .word static chain value
1879 .word function's address
1880 XXX FIXME: When the trampoline returns, r8 will be clobbered. */
1881 #define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1883 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1884 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1885 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1886 PC_REGNUM, PC_REGNUM); \
1887 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1888 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1891 /* On the Thumb we always switch into ARM mode to execute the trampoline.
1892 Why - because it is easier. This code will always be branched to via
1893 a BX instruction and since the compiler magically generates the address
1894 of the function the linker has no opportunity to ensure that the
1895 bottom bit is set. Thus the processor will be in ARM mode when it
1896 reaches this code. So we duplicate the ARM trampoline code and add
1897 a switch into Thumb mode as well. */
1898 #define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1900 fprintf (FILE, "\t.code 32\n"); \
1901 fprintf (FILE, ".Ltrampoline_start:\n"); \
1902 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1903 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1904 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1905 IP_REGNUM, PC_REGNUM); \
1906 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1907 IP_REGNUM, IP_REGNUM); \
1908 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1909 fprintf (FILE, "\t.word\t0\n"); \
1910 fprintf (FILE, "\t.word\t0\n"); \
1911 fprintf (FILE, "\t.code 16\n"); \
1914 #define TRAMPOLINE_TEMPLATE(FILE) \
1915 if (TARGET_ARM) \
1916 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1917 else \
1918 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1920 /* Length in units of the trampoline for entering a nested function. */
1921 #define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
1923 /* Alignment required for a trampoline in bits. */
1924 #define TRAMPOLINE_ALIGNMENT 32
1926 /* Emit RTL insns to initialize the variable parts of a trampoline.
1927 FNADDR is an RTX for the address of the function's pure code.
1928 CXT is an RTX for the static chain value for the function. */
1929 #ifndef INITIALIZE_TRAMPOLINE
1930 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1932 emit_move_insn (gen_rtx_MEM (SImode, \
1933 plus_constant (TRAMP, \
1934 TARGET_ARM ? 8 : 16)), \
1935 CXT); \
1936 emit_move_insn (gen_rtx_MEM (SImode, \
1937 plus_constant (TRAMP, \
1938 TARGET_ARM ? 12 : 20)), \
1939 FNADDR); \
1941 #endif
1944 /* Addressing modes, and classification of registers for them. */
1945 #define HAVE_POST_INCREMENT 1
1946 #define HAVE_PRE_INCREMENT TARGET_ARM
1947 #define HAVE_POST_DECREMENT TARGET_ARM
1948 #define HAVE_PRE_DECREMENT TARGET_ARM
1949 #define HAVE_PRE_MODIFY_DISP TARGET_ARM
1950 #define HAVE_POST_MODIFY_DISP TARGET_ARM
1951 #define HAVE_PRE_MODIFY_REG TARGET_ARM
1952 #define HAVE_POST_MODIFY_REG TARGET_ARM
1954 /* Macros to check register numbers against specific register classes. */
1956 /* These assume that REGNO is a hard or pseudo reg number.
1957 They give nonzero only if REGNO is a hard reg of the suitable class
1958 or a pseudo reg currently allocated to a suitable hard reg.
1959 Since they use reg_renumber, they are safe only once reg_renumber
1960 has been allocated, which happens in local-alloc.c. */
1961 #define TEST_REGNO(R, TEST, VALUE) \
1962 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1964 /* On the ARM, don't allow the pc to be used. */
1965 #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1966 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1967 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1968 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1970 #define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1971 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1972 || (GET_MODE_SIZE (MODE) >= 4 \
1973 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1975 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1976 (TARGET_THUMB \
1977 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
1978 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1980 /* For ARM code, we don't care about the mode, but for Thumb, the index
1981 must be suitable for use in a QImode load. */
1982 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1983 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
1985 /* Maximum number of registers that can appear in a valid memory address.
1986 Shifts in addresses can't be by a register. */
1987 #define MAX_REGS_PER_ADDRESS 2
1989 /* Recognize any constant value that is a valid address. */
1990 /* XXX We can address any constant, eventually... */
1992 #ifdef AOF_ASSEMBLER
1994 #define CONSTANT_ADDRESS_P(X) \
1995 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
1997 #else
1999 #define CONSTANT_ADDRESS_P(X) \
2000 (GET_CODE (X) == SYMBOL_REF \
2001 && (CONSTANT_POOL_ADDRESS_P (X) \
2002 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
2004 #endif /* AOF_ASSEMBLER */
2006 /* Nonzero if the constant value X is a legitimate general operand.
2007 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2009 On the ARM, allow any integer (invalid ones are removed later by insn
2010 patterns), nice doubles and symbol_refs which refer to the function's
2011 constant pool XXX.
2013 When generating pic allow anything. */
2014 #define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2016 #define THUMB_LEGITIMATE_CONSTANT_P(X) \
2017 ( GET_CODE (X) == CONST_INT \
2018 || GET_CODE (X) == CONST_DOUBLE \
2019 || CONSTANT_ADDRESS_P (X) \
2020 || flag_pic)
2022 #define LEGITIMATE_CONSTANT_P(X) \
2023 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2025 /* Special characters prefixed to function names
2026 in order to encode attribute like information.
2027 Note, '@' and '*' have already been taken. */
2028 #define SHORT_CALL_FLAG_CHAR '^'
2029 #define LONG_CALL_FLAG_CHAR '#'
2031 #define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2032 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2034 #define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2035 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2037 #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2038 #define SUBTARGET_NAME_ENCODING_LENGTHS
2039 #endif
2041 /* This is a C fragment for the inside of a switch statement.
2042 Each case label should return the number of characters to
2043 be stripped from the start of a function's name, if that
2044 name starts with the indicated character. */
2045 #define ARM_NAME_ENCODING_LENGTHS \
2046 case SHORT_CALL_FLAG_CHAR: return 1; \
2047 case LONG_CALL_FLAG_CHAR: return 1; \
2048 case '*': return 1; \
2049 SUBTARGET_NAME_ENCODING_LENGTHS
2051 /* This is how to output a reference to a user-level label named NAME.
2052 `assemble_name' uses this. */
2053 #undef ASM_OUTPUT_LABELREF
2054 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
2055 arm_asm_output_labelref (FILE, NAME)
2057 #define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
2058 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
2060 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2061 and check its validity for a certain class.
2062 We have two alternate definitions for each of them.
2063 The usual definition accepts all pseudo regs; the other rejects
2064 them unless they have been allocated suitable hard regs.
2065 The symbol REG_OK_STRICT causes the latter definition to be used. */
2066 #ifndef REG_OK_STRICT
2068 #define ARM_REG_OK_FOR_BASE_P(X) \
2069 (REGNO (X) <= LAST_ARM_REGNUM \
2070 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2071 || REGNO (X) == FRAME_POINTER_REGNUM \
2072 || REGNO (X) == ARG_POINTER_REGNUM)
2074 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2075 (REGNO (X) <= LAST_LO_REGNUM \
2076 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2077 || (GET_MODE_SIZE (MODE) >= 4 \
2078 && (REGNO (X) == STACK_POINTER_REGNUM \
2079 || (X) == hard_frame_pointer_rtx \
2080 || (X) == arg_pointer_rtx)))
2082 #define REG_STRICT_P 0
2084 #else /* REG_OK_STRICT */
2086 #define ARM_REG_OK_FOR_BASE_P(X) \
2087 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
2089 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2090 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
2092 #define REG_STRICT_P 1
2094 #endif /* REG_OK_STRICT */
2096 /* Now define some helpers in terms of the above. */
2098 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2099 (TARGET_THUMB \
2100 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2101 : ARM_REG_OK_FOR_BASE_P (X))
2103 #define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2105 /* For Thumb, a valid index register is anything that can be used in
2106 a byte load instruction. */
2107 #define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2109 /* Nonzero if X is a hard reg that can be used as an index
2110 or if it is a pseudo reg. On the Thumb, the stack pointer
2111 is not suitable. */
2112 #define REG_OK_FOR_INDEX_P(X) \
2113 (TARGET_THUMB \
2114 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2115 : ARM_REG_OK_FOR_INDEX_P (X))
2118 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2119 that is a valid memory address for an instruction.
2120 The MODE argument is the machine mode for the MEM expression
2121 that wants to use this address. */
2123 #define ARM_BASE_REGISTER_RTX_P(X) \
2124 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
2126 #define ARM_INDEX_REGISTER_RTX_P(X) \
2127 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
2129 #define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2131 if (arm_legitimate_address_p (MODE, X, SET, REG_STRICT_P)) \
2132 goto WIN; \
2135 #define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2137 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2138 goto WIN; \
2141 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2142 if (TARGET_ARM) \
2143 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2144 else /* if (TARGET_THUMB) */ \
2145 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2148 /* Try machine-dependent ways of modifying an illegitimate address
2149 to be legitimate. If we find one, return the new, valid address. */
2150 #define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2151 do { \
2152 X = arm_legitimize_address (X, OLDX, MODE); \
2153 } while (0)
2155 #define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2156 do { \
2157 X = thumb_legitimize_address (X, OLDX, MODE); \
2158 } while (0)
2160 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2161 do { \
2162 if (TARGET_ARM) \
2163 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2164 else \
2165 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2167 if (memory_address_p (MODE, X)) \
2168 goto WIN; \
2169 } while (0)
2171 /* Go to LABEL if ADDR (a legitimate address expression)
2172 has an effect that depends on the machine mode it is used for. */
2173 #define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2175 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2176 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
2177 goto LABEL; \
2180 /* Nothing helpful to do for the Thumb */
2181 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2182 if (TARGET_ARM) \
2183 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
2186 /* Specify the machine mode that this machine uses
2187 for the index in the tablejump instruction. */
2188 #define CASE_VECTOR_MODE Pmode
2190 /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2191 unsigned is probably best, but may break some code. */
2192 #ifndef DEFAULT_SIGNED_CHAR
2193 #define DEFAULT_SIGNED_CHAR 0
2194 #endif
2196 /* Max number of bytes we can move from memory to memory
2197 in one reasonably fast instruction. */
2198 #define MOVE_MAX 4
2200 #undef MOVE_RATIO
2201 #define MOVE_RATIO (arm_tune_xscale ? 4 : 2)
2203 /* Define if operations between registers always perform the operation
2204 on the full register even if a narrower mode is specified. */
2205 #define WORD_REGISTER_OPERATIONS
2207 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2208 will either zero-extend or sign-extend. The value of this macro should
2209 be the code that says which one of the two operations is implicitly
2210 done, NIL if none. */
2211 #define LOAD_EXTEND_OP(MODE) \
2212 (TARGET_THUMB ? ZERO_EXTEND : \
2213 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2214 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
2216 /* Nonzero if access to memory by bytes is slow and undesirable. */
2217 #define SLOW_BYTE_ACCESS 0
2219 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2221 /* Immediate shift counts are truncated by the output routines (or was it
2222 the assembler?). Shift counts in a register are truncated by ARM. Note
2223 that the native compiler puts too large (> 32) immediate shift counts
2224 into a register and shifts by the register, letting the ARM decide what
2225 to do instead of doing that itself. */
2226 /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2227 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2228 On the arm, Y in a register is used modulo 256 for the shift. Only for
2229 rotates is modulo 32 used. */
2230 /* #define SHIFT_COUNT_TRUNCATED 1 */
2232 /* All integers have the same format so truncation is easy. */
2233 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2235 /* Calling from registers is a massive pain. */
2236 #define NO_FUNCTION_CSE 1
2238 /* The machine modes of pointers and functions */
2239 #define Pmode SImode
2240 #define FUNCTION_MODE Pmode
2242 #define ARM_FRAME_RTX(X) \
2243 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2244 || (X) == arg_pointer_rtx)
2246 /* Moves to and from memory are quite expensive */
2247 #define MEMORY_MOVE_COST(M, CLASS, IN) \
2248 (TARGET_ARM ? 10 : \
2249 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2250 * (CLASS == LO_REGS ? 1 : 2)))
2252 /* Try to generate sequences that don't involve branches, we can then use
2253 conditional instructions */
2254 #define BRANCH_COST \
2255 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
2257 /* Position Independent Code. */
2258 /* We decide which register to use based on the compilation options and
2259 the assembler in use; this is more general than the APCS restriction of
2260 using sb (r9) all the time. */
2261 extern int arm_pic_register;
2263 /* Used when parsing command line option -mpic-register=. */
2264 extern const char * arm_pic_register_string;
2266 /* The register number of the register used to address a table of static
2267 data addresses in memory. */
2268 #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2270 #define FINALIZE_PIC arm_finalize_pic (1)
2272 /* We can't directly access anything that contains a symbol,
2273 nor can we indirect via the constant pool. */
2274 #define LEGITIMATE_PIC_OPERAND_P(X) \
2275 (!(symbol_mentioned_p (X) \
2276 || label_mentioned_p (X) \
2277 || (GET_CODE (X) == SYMBOL_REF \
2278 && CONSTANT_POOL_ADDRESS_P (X) \
2279 && (symbol_mentioned_p (get_pool_constant (X)) \
2280 || label_mentioned_p (get_pool_constant (X))))))
2282 /* We need to know when we are making a constant pool; this determines
2283 whether data needs to be in the GOT or can be referenced via a GOT
2284 offset. */
2285 extern int making_const_table;
2287 /* Handle pragmas for compatibility with Intel's compilers. */
2288 #define REGISTER_TARGET_PRAGMAS() do { \
2289 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2290 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2291 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2292 } while (0)
2294 /* Condition code information. */
2295 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2296 return the mode to be used for the comparison. */
2298 #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2300 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2302 #define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2303 do \
2305 if (GET_CODE (OP1) == CONST_INT \
2306 && ! (const_ok_for_arm (INTVAL (OP1)) \
2307 || (const_ok_for_arm (- INTVAL (OP1))))) \
2309 rtx const_op = OP1; \
2310 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2311 OP1 = const_op; \
2314 while (0)
2316 /* The arm5 clz instruction returns 32. */
2317 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
2319 #undef ASM_APP_OFF
2320 #define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
2322 /* Output a push or a pop instruction (only used when profiling). */
2323 #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2324 do \
2326 if (TARGET_ARM) \
2327 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2328 STACK_POINTER_REGNUM, REGNO); \
2329 else \
2330 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2331 } while (0)
2334 #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2335 do \
2337 if (TARGET_ARM) \
2338 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2339 STACK_POINTER_REGNUM, REGNO); \
2340 else \
2341 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2342 } while (0)
2344 /* This is how to output a label which precedes a jumptable. Since
2345 Thumb instructions are 2 bytes, we may need explicit alignment here. */
2346 #undef ASM_OUTPUT_CASE_LABEL
2347 #define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2348 do \
2350 if (TARGET_THUMB) \
2351 ASM_OUTPUT_ALIGN (FILE, 2); \
2352 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
2354 while (0)
2356 #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2357 do \
2359 if (TARGET_THUMB) \
2361 if (is_called_in_ARM_mode (DECL) \
2362 || current_function_is_thunk) \
2363 fprintf (STREAM, "\t.code 32\n") ; \
2364 else \
2365 fprintf (STREAM, "\t.code 16\n\t.thumb_func\n") ; \
2367 if (TARGET_POKE_FUNCTION_NAME) \
2368 arm_poke_function_name (STREAM, (char *) NAME); \
2370 while (0)
2372 /* For aliases of functions we use .thumb_set instead. */
2373 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2374 do \
2376 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2377 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2379 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2381 fprintf (FILE, "\t.thumb_set "); \
2382 assemble_name (FILE, LABEL1); \
2383 fprintf (FILE, ","); \
2384 assemble_name (FILE, LABEL2); \
2385 fprintf (FILE, "\n"); \
2387 else \
2388 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2390 while (0)
2392 #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2393 /* To support -falign-* switches we need to use .p2align so
2394 that alignment directives in code sections will be padded
2395 with no-op instructions, rather than zeroes. */
2396 #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2397 if ((LOG) != 0) \
2399 if ((MAX_SKIP) == 0) \
2400 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2401 else \
2402 fprintf ((FILE), "\t.p2align %d,,%d\n", \
2403 (int) (LOG), (int) (MAX_SKIP)); \
2405 #endif
2407 /* Only perform branch elimination (by making instructions conditional) if
2408 we're optimizing. Otherwise it's of no use anyway. */
2409 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2410 if (TARGET_ARM && optimize) \
2411 arm_final_prescan_insn (INSN); \
2412 else if (TARGET_THUMB) \
2413 thumb_final_prescan_insn (INSN)
2415 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2416 (CODE == '@' || CODE == '|' \
2417 || (TARGET_ARM && (CODE == '?')) \
2418 || (TARGET_THUMB && (CODE == '_')))
2420 /* Output an operand of an instruction. */
2421 #define PRINT_OPERAND(STREAM, X, CODE) \
2422 arm_print_operand (STREAM, X, CODE)
2424 #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2425 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2426 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2427 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2428 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2429 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2430 : 0))))
2432 /* Output the address of an operand. */
2433 #define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2435 int is_minus = GET_CODE (X) == MINUS; \
2437 if (GET_CODE (X) == REG) \
2438 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2439 else if (GET_CODE (X) == PLUS || is_minus) \
2441 rtx base = XEXP (X, 0); \
2442 rtx index = XEXP (X, 1); \
2443 HOST_WIDE_INT offset = 0; \
2444 if (GET_CODE (base) != REG) \
2446 /* Ensure that BASE is a register. */ \
2447 /* (one of them must be). */ \
2448 rtx temp = base; \
2449 base = index; \
2450 index = temp; \
2452 switch (GET_CODE (index)) \
2454 case CONST_INT: \
2455 offset = INTVAL (index); \
2456 if (is_minus) \
2457 offset = -offset; \
2458 asm_fprintf (STREAM, "[%r, #%wd]", \
2459 REGNO (base), offset); \
2460 break; \
2462 case REG: \
2463 asm_fprintf (STREAM, "[%r, %s%r]", \
2464 REGNO (base), is_minus ? "-" : "", \
2465 REGNO (index)); \
2466 break; \
2468 case MULT: \
2469 case ASHIFTRT: \
2470 case LSHIFTRT: \
2471 case ASHIFT: \
2472 case ROTATERT: \
2474 asm_fprintf (STREAM, "[%r, %s%r", \
2475 REGNO (base), is_minus ? "-" : "", \
2476 REGNO (XEXP (index, 0))); \
2477 arm_print_operand (STREAM, index, 'S'); \
2478 fputs ("]", STREAM); \
2479 break; \
2482 default: \
2483 abort(); \
2486 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2487 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2489 extern enum machine_mode output_memory_reference_mode; \
2491 if (GET_CODE (XEXP (X, 0)) != REG) \
2492 abort (); \
2494 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2495 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2496 REGNO (XEXP (X, 0)), \
2497 GET_CODE (X) == PRE_DEC ? "-" : "", \
2498 GET_MODE_SIZE (output_memory_reference_mode)); \
2499 else \
2500 asm_fprintf (STREAM, "[%r], #%s%d", \
2501 REGNO (XEXP (X, 0)), \
2502 GET_CODE (X) == POST_DEC ? "-" : "", \
2503 GET_MODE_SIZE (output_memory_reference_mode)); \
2505 else if (GET_CODE (X) == PRE_MODIFY) \
2507 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2508 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2509 asm_fprintf (STREAM, "#%wd]!", \
2510 INTVAL (XEXP (XEXP (X, 1), 1))); \
2511 else \
2512 asm_fprintf (STREAM, "%r]!", \
2513 REGNO (XEXP (XEXP (X, 1), 1))); \
2515 else if (GET_CODE (X) == POST_MODIFY) \
2517 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2518 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2519 asm_fprintf (STREAM, "#%wd", \
2520 INTVAL (XEXP (XEXP (X, 1), 1))); \
2521 else \
2522 asm_fprintf (STREAM, "%r", \
2523 REGNO (XEXP (XEXP (X, 1), 1))); \
2525 else output_addr_const (STREAM, X); \
2528 #define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2530 if (GET_CODE (X) == REG) \
2531 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2532 else if (GET_CODE (X) == POST_INC) \
2533 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2534 else if (GET_CODE (X) == PLUS) \
2536 if (GET_CODE (XEXP (X, 0)) != REG) \
2537 abort (); \
2538 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2539 asm_fprintf (STREAM, "[%r, #%wd]", \
2540 REGNO (XEXP (X, 0)), \
2541 INTVAL (XEXP (X, 1))); \
2542 else \
2543 asm_fprintf (STREAM, "[%r, %r]", \
2544 REGNO (XEXP (X, 0)), \
2545 REGNO (XEXP (X, 1))); \
2547 else \
2548 output_addr_const (STREAM, X); \
2551 #define PRINT_OPERAND_ADDRESS(STREAM, X) \
2552 if (TARGET_ARM) \
2553 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2554 else \
2555 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2557 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2558 if (GET_CODE (X) != CONST_VECTOR \
2559 || ! arm_emit_vector_const (FILE, X)) \
2560 goto FAIL;
2562 /* A C expression whose value is RTL representing the value of the return
2563 address for the frame COUNT steps up from the current frame. */
2565 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2566 arm_return_addr (COUNT, FRAME)
2568 /* Mask of the bits in the PC that contain the real return address
2569 when running in 26-bit mode. */
2570 #define RETURN_ADDR_MASK26 (0x03fffffc)
2572 /* Pick up the return address upon entry to a procedure. Used for
2573 dwarf2 unwind information. This also enables the table driven
2574 mechanism. */
2575 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2576 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2578 /* Used to mask out junk bits from the return address, such as
2579 processor state, interrupt status, condition codes and the like. */
2580 #define MASK_RETURN_ADDR \
2581 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2582 in 26 bit mode, the condition codes must be masked out of the \
2583 return address. This does not apply to ARM6 and later processors \
2584 when running in 32 bit mode. */ \
2585 ((arm_arch4 || TARGET_THUMB) \
2586 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2587 : arm_gen_return_addr_mask ())
2590 /* Define the codes that are matched by predicates in arm.c */
2591 #define PREDICATE_CODES \
2592 {"s_register_operand", {SUBREG, REG}}, \
2593 {"arm_general_register_operand", {SUBREG, REG}}, \
2594 {"arm_hard_register_operand", {REG}}, \
2595 {"f_register_operand", {SUBREG, REG}}, \
2596 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2597 {"arm_addimm_operand", {CONST_INT}}, \
2598 {"arm_float_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2599 {"arm_float_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2600 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2601 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2602 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2603 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2604 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2605 {"thumb_cmpneg_operand", {CONST_INT}}, \
2606 {"thumb_cbrch_target_operand", {SUBREG, REG, MEM}}, \
2607 {"offsettable_memory_operand", {MEM}}, \
2608 {"alignable_memory_operand", {MEM}}, \
2609 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2610 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2611 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2612 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2613 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2614 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2615 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2616 {"load_multiple_operation", {PARALLEL}}, \
2617 {"store_multiple_operation", {PARALLEL}}, \
2618 {"equality_operator", {EQ, NE}}, \
2619 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2620 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2621 UNGE, UNGT}}, \
2622 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2623 {"const_shift_operand", {CONST_INT}}, \
2624 {"multi_register_push", {PARALLEL}}, \
2625 {"cc_register", {REG}}, \
2626 {"logical_binary_operator", {AND, IOR, XOR}}, \
2627 {"cirrus_register_operand", {REG}}, \
2628 {"cirrus_fp_register", {REG}}, \
2629 {"cirrus_shift_const", {CONST_INT}}, \
2630 {"dominant_cc_register", {REG}}, \
2631 {"arm_float_compare_operand", {REG, CONST_DOUBLE}}, \
2632 {"vfp_compare_operand", {REG, CONST_DOUBLE}},
2634 /* Define this if you have special predicates that know special things
2635 about modes. Genrecog will warn about certain forms of
2636 match_operand without a mode; if the operand predicate is listed in
2637 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
2638 #define SPECIAL_MODE_PREDICATES \
2639 "cc_register", "dominant_cc_register",
2641 enum arm_builtins
2643 ARM_BUILTIN_GETWCX,
2644 ARM_BUILTIN_SETWCX,
2646 ARM_BUILTIN_WZERO,
2648 ARM_BUILTIN_WAVG2BR,
2649 ARM_BUILTIN_WAVG2HR,
2650 ARM_BUILTIN_WAVG2B,
2651 ARM_BUILTIN_WAVG2H,
2653 ARM_BUILTIN_WACCB,
2654 ARM_BUILTIN_WACCH,
2655 ARM_BUILTIN_WACCW,
2657 ARM_BUILTIN_WMACS,
2658 ARM_BUILTIN_WMACSZ,
2659 ARM_BUILTIN_WMACU,
2660 ARM_BUILTIN_WMACUZ,
2662 ARM_BUILTIN_WSADB,
2663 ARM_BUILTIN_WSADBZ,
2664 ARM_BUILTIN_WSADH,
2665 ARM_BUILTIN_WSADHZ,
2667 ARM_BUILTIN_WALIGN,
2669 ARM_BUILTIN_TMIA,
2670 ARM_BUILTIN_TMIAPH,
2671 ARM_BUILTIN_TMIABB,
2672 ARM_BUILTIN_TMIABT,
2673 ARM_BUILTIN_TMIATB,
2674 ARM_BUILTIN_TMIATT,
2676 ARM_BUILTIN_TMOVMSKB,
2677 ARM_BUILTIN_TMOVMSKH,
2678 ARM_BUILTIN_TMOVMSKW,
2680 ARM_BUILTIN_TBCSTB,
2681 ARM_BUILTIN_TBCSTH,
2682 ARM_BUILTIN_TBCSTW,
2684 ARM_BUILTIN_WMADDS,
2685 ARM_BUILTIN_WMADDU,
2687 ARM_BUILTIN_WPACKHSS,
2688 ARM_BUILTIN_WPACKWSS,
2689 ARM_BUILTIN_WPACKDSS,
2690 ARM_BUILTIN_WPACKHUS,
2691 ARM_BUILTIN_WPACKWUS,
2692 ARM_BUILTIN_WPACKDUS,
2694 ARM_BUILTIN_WADDB,
2695 ARM_BUILTIN_WADDH,
2696 ARM_BUILTIN_WADDW,
2697 ARM_BUILTIN_WADDSSB,
2698 ARM_BUILTIN_WADDSSH,
2699 ARM_BUILTIN_WADDSSW,
2700 ARM_BUILTIN_WADDUSB,
2701 ARM_BUILTIN_WADDUSH,
2702 ARM_BUILTIN_WADDUSW,
2703 ARM_BUILTIN_WSUBB,
2704 ARM_BUILTIN_WSUBH,
2705 ARM_BUILTIN_WSUBW,
2706 ARM_BUILTIN_WSUBSSB,
2707 ARM_BUILTIN_WSUBSSH,
2708 ARM_BUILTIN_WSUBSSW,
2709 ARM_BUILTIN_WSUBUSB,
2710 ARM_BUILTIN_WSUBUSH,
2711 ARM_BUILTIN_WSUBUSW,
2713 ARM_BUILTIN_WAND,
2714 ARM_BUILTIN_WANDN,
2715 ARM_BUILTIN_WOR,
2716 ARM_BUILTIN_WXOR,
2718 ARM_BUILTIN_WCMPEQB,
2719 ARM_BUILTIN_WCMPEQH,
2720 ARM_BUILTIN_WCMPEQW,
2721 ARM_BUILTIN_WCMPGTUB,
2722 ARM_BUILTIN_WCMPGTUH,
2723 ARM_BUILTIN_WCMPGTUW,
2724 ARM_BUILTIN_WCMPGTSB,
2725 ARM_BUILTIN_WCMPGTSH,
2726 ARM_BUILTIN_WCMPGTSW,
2728 ARM_BUILTIN_TEXTRMSB,
2729 ARM_BUILTIN_TEXTRMSH,
2730 ARM_BUILTIN_TEXTRMSW,
2731 ARM_BUILTIN_TEXTRMUB,
2732 ARM_BUILTIN_TEXTRMUH,
2733 ARM_BUILTIN_TEXTRMUW,
2734 ARM_BUILTIN_TINSRB,
2735 ARM_BUILTIN_TINSRH,
2736 ARM_BUILTIN_TINSRW,
2738 ARM_BUILTIN_WMAXSW,
2739 ARM_BUILTIN_WMAXSH,
2740 ARM_BUILTIN_WMAXSB,
2741 ARM_BUILTIN_WMAXUW,
2742 ARM_BUILTIN_WMAXUH,
2743 ARM_BUILTIN_WMAXUB,
2744 ARM_BUILTIN_WMINSW,
2745 ARM_BUILTIN_WMINSH,
2746 ARM_BUILTIN_WMINSB,
2747 ARM_BUILTIN_WMINUW,
2748 ARM_BUILTIN_WMINUH,
2749 ARM_BUILTIN_WMINUB,
2751 ARM_BUILTIN_WMULUM,
2752 ARM_BUILTIN_WMULSM,
2753 ARM_BUILTIN_WMULUL,
2755 ARM_BUILTIN_PSADBH,
2756 ARM_BUILTIN_WSHUFH,
2758 ARM_BUILTIN_WSLLH,
2759 ARM_BUILTIN_WSLLW,
2760 ARM_BUILTIN_WSLLD,
2761 ARM_BUILTIN_WSRAH,
2762 ARM_BUILTIN_WSRAW,
2763 ARM_BUILTIN_WSRAD,
2764 ARM_BUILTIN_WSRLH,
2765 ARM_BUILTIN_WSRLW,
2766 ARM_BUILTIN_WSRLD,
2767 ARM_BUILTIN_WRORH,
2768 ARM_BUILTIN_WRORW,
2769 ARM_BUILTIN_WRORD,
2770 ARM_BUILTIN_WSLLHI,
2771 ARM_BUILTIN_WSLLWI,
2772 ARM_BUILTIN_WSLLDI,
2773 ARM_BUILTIN_WSRAHI,
2774 ARM_BUILTIN_WSRAWI,
2775 ARM_BUILTIN_WSRADI,
2776 ARM_BUILTIN_WSRLHI,
2777 ARM_BUILTIN_WSRLWI,
2778 ARM_BUILTIN_WSRLDI,
2779 ARM_BUILTIN_WRORHI,
2780 ARM_BUILTIN_WRORWI,
2781 ARM_BUILTIN_WRORDI,
2783 ARM_BUILTIN_WUNPCKIHB,
2784 ARM_BUILTIN_WUNPCKIHH,
2785 ARM_BUILTIN_WUNPCKIHW,
2786 ARM_BUILTIN_WUNPCKILB,
2787 ARM_BUILTIN_WUNPCKILH,
2788 ARM_BUILTIN_WUNPCKILW,
2790 ARM_BUILTIN_WUNPCKEHSB,
2791 ARM_BUILTIN_WUNPCKEHSH,
2792 ARM_BUILTIN_WUNPCKEHSW,
2793 ARM_BUILTIN_WUNPCKEHUB,
2794 ARM_BUILTIN_WUNPCKEHUH,
2795 ARM_BUILTIN_WUNPCKEHUW,
2796 ARM_BUILTIN_WUNPCKELSB,
2797 ARM_BUILTIN_WUNPCKELSH,
2798 ARM_BUILTIN_WUNPCKELSW,
2799 ARM_BUILTIN_WUNPCKELUB,
2800 ARM_BUILTIN_WUNPCKELUH,
2801 ARM_BUILTIN_WUNPCKELUW,
2803 ARM_BUILTIN_MAX
2805 #endif /* ! GCC_ARM_H */