* configure.gcc: Default ep9312 to hard-float.
[official-gcc.git] / gcc / config / arm / arm.h
blobf64d3381b5ea69f35634fd60c4b1a10c4d1e3b4c
1 /* Definitions of target machine for GNU compiler, for ARM.
2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
5 and Martin Simmons (@harleqn.co.uk).
6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
26 #ifndef GCC_ARM_H
27 #define GCC_ARM_H
29 /* The archetecture define. */
30 extern char arm_arch_name[];
32 /* Target CPU builtins. */
33 #define TARGET_CPU_CPP_BUILTINS() \
34 do \
35 { \
36 /* Define __arm__ even when in thumb mode, for \
37 consistency with armcc. */ \
38 builtin_define ("__arm__"); \
39 if (TARGET_THUMB) \
40 builtin_define ("__thumb__"); \
42 if (TARGET_BIG_END) \
43 { \
44 builtin_define ("__ARMEB__"); \
45 if (TARGET_THUMB) \
46 builtin_define ("__THUMBEB__"); \
47 if (TARGET_LITTLE_WORDS) \
48 builtin_define ("__ARMWEL__"); \
49 } \
50 else \
51 { \
52 builtin_define ("__ARMEL__"); \
53 if (TARGET_THUMB) \
54 builtin_define ("__THUMBEL__"); \
55 } \
57 if (TARGET_APCS_32) \
58 builtin_define ("__APCS_32__"); \
59 else \
60 builtin_define ("__APCS_26__"); \
62 if (TARGET_SOFT_FLOAT) \
63 builtin_define ("__SOFTFP__"); \
65 if (TARGET_VFP) \
66 builtin_define ("__VFP_FP__"); \
68 /* Add a define for interworking. \
69 Needed when building libgcc.a. */ \
70 if (TARGET_INTERWORK) \
71 builtin_define ("__THUMB_INTERWORK__"); \
73 builtin_assert ("cpu=arm"); \
74 builtin_assert ("machine=arm"); \
76 builtin_define (arm_arch_name); \
77 if (arm_arch_cirrus) \
78 builtin_define ("__MAVERICK__"); \
79 if (arm_arch_xscale) \
80 builtin_define ("__XSCALE__"); \
81 if (arm_arch_iwmmxt) \
82 builtin_define ("__IWMMXT__"); \
83 } while (0)
85 /* The various ARM cores. */
86 enum processor_type
88 #define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
89 NAME,
90 #include "arm-cores.def"
91 #undef ARM_CORE
92 /* Used to indicate that no processor has been specified. */
93 arm_none
96 enum target_cpus
98 #define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
99 TARGET_CPU_##NAME,
100 #include "arm-cores.def"
101 #undef ARM_CORE
102 TARGET_CPU_generic
105 /* The processor for which instructions should be scheduled. */
106 extern enum processor_type arm_tune;
108 typedef enum arm_cond_code
110 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
111 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
113 arm_cc;
115 extern arm_cc arm_current_cc;
117 #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
119 extern int arm_target_label;
120 extern int arm_ccfsm_state;
121 extern GTY(()) rtx arm_target_insn;
122 /* Run-time compilation parameters selecting different hardware subsets. */
123 extern int target_flags;
124 /* The floating point mode. */
125 extern const char *target_fpu_name;
126 /* For backwards compatibility. */
127 extern const char *target_fpe_name;
128 /* Whether to use floating point hardware. */
129 extern const char *target_float_abi_name;
130 /* Which ABI to use. */
131 extern const char *target_abi_name;
132 /* Define the information needed to generate branch insns. This is
133 stored from the compare operation. */
134 extern GTY(()) rtx arm_compare_op0;
135 extern GTY(()) rtx arm_compare_op1;
136 /* The label of the current constant pool. */
137 extern rtx pool_vector_label;
138 /* Set to 1 when a return insn is output, this means that the epilogue
139 is not needed. */
140 extern int return_used_this_function;
141 /* Used to produce AOF syntax assembler. */
142 extern GTY(()) rtx aof_pic_label;
144 /* Just in case configure has failed to define anything. */
145 #ifndef TARGET_CPU_DEFAULT
146 #define TARGET_CPU_DEFAULT TARGET_CPU_generic
147 #endif
150 #undef CPP_SPEC
151 #define CPP_SPEC "%(subtarget_cpp_spec) \
152 %{mapcs-32:%{mapcs-26: \
153 %e-mapcs-26 and -mapcs-32 may not be used together}} \
154 %{msoft-float:%{mhard-float: \
155 %e-msoft-float and -mhard_float may not be used together}} \
156 %{mbig-endian:%{mlittle-endian: \
157 %e-mbig-endian and -mlittle-endian may not be used together}}"
159 #ifndef CC1_SPEC
160 #define CC1_SPEC ""
161 #endif
163 /* This macro defines names of additional specifications to put in the specs
164 that can be used in various specifications like CC1_SPEC. Its definition
165 is an initializer with a subgrouping for each command option.
167 Each subgrouping contains a string constant, that defines the
168 specification name, and a string constant that used by the GCC driver
169 program.
171 Do not define this macro if it does not need to do anything. */
172 #define EXTRA_SPECS \
173 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
174 SUBTARGET_EXTRA_SPECS
176 #ifndef SUBTARGET_EXTRA_SPECS
177 #define SUBTARGET_EXTRA_SPECS
178 #endif
180 #ifndef SUBTARGET_CPP_SPEC
181 #define SUBTARGET_CPP_SPEC ""
182 #endif
184 /* Run-time Target Specification. */
185 #ifndef TARGET_VERSION
186 #define TARGET_VERSION fputs (" (ARM/generic)", stderr);
187 #endif
189 /* Nonzero if the function prologue (and epilogue) should obey
190 the ARM Procedure Call Standard. */
191 #define ARM_FLAG_APCS_FRAME (1 << 0)
193 /* Nonzero if the function prologue should output the function name to enable
194 the post mortem debugger to print a backtrace (very useful on RISCOS,
195 unused on RISCiX). Specifying this flag also enables
196 -fno-omit-frame-pointer.
197 XXX Must still be implemented in the prologue. */
198 #define ARM_FLAG_POKE (1 << 1)
200 /* Nonzero if floating point instructions are emulated by the FPE, in which
201 case instruction scheduling becomes very uninteresting. */
202 #define ARM_FLAG_FPE (1 << 2)
204 /* Nonzero if destined for a processor in 32-bit program mode. Takes out bit
205 that assume restoration of the condition flags when returning from a
206 branch and link (ie a function). */
207 #define ARM_FLAG_APCS_32 (1 << 3)
209 /* FLAGS 0x0008 and 0x0010 are now spare (used to be arm3/6 selection). */
211 /* Nonzero if stack checking should be performed on entry to each function
212 which allocates temporary variables on the stack. */
213 #define ARM_FLAG_APCS_STACK (1 << 4)
215 /* Nonzero if floating point parameters should be passed to functions in
216 floating point registers. */
217 #define ARM_FLAG_APCS_FLOAT (1 << 5)
219 /* Nonzero if re-entrant, position independent code should be generated.
220 This is equivalent to -fpic. */
221 #define ARM_FLAG_APCS_REENT (1 << 6)
223 /* Nonzero if the MMU will trap unaligned word accesses, so shorts must
224 be loaded using either LDRH or LDRB instructions. */
225 #define ARM_FLAG_MMU_TRAPS (1 << 7)
227 /* Nonzero if all floating point instructions are missing (and there is no
228 emulator either). Generate function calls for all ops in this case. */
229 #define ARM_FLAG_SOFT_FLOAT (1 << 8)
231 /* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
232 #define ARM_FLAG_BIG_END (1 << 9)
234 /* Nonzero if we should compile for Thumb interworking. */
235 #define ARM_FLAG_INTERWORK (1 << 10)
237 /* Nonzero if we should have little-endian words even when compiling for
238 big-endian (for backwards compatibility with older versions of GCC). */
239 #define ARM_FLAG_LITTLE_WORDS (1 << 11)
241 /* Nonzero if we need to protect the prolog from scheduling */
242 #define ARM_FLAG_NO_SCHED_PRO (1 << 12)
244 /* Nonzero if a call to abort should be generated if a noreturn
245 function tries to return. */
246 #define ARM_FLAG_ABORT_NORETURN (1 << 13)
248 /* Nonzero if function prologues should not load the PIC register. */
249 #define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
251 /* Nonzero if all call instructions should be indirect. */
252 #define ARM_FLAG_LONG_CALLS (1 << 15)
254 /* Nonzero means that the target ISA is the THUMB, not the ARM. */
255 #define ARM_FLAG_THUMB (1 << 16)
257 /* Set if a TPCS style stack frame should be generated, for non-leaf
258 functions, even if they do not need one. */
259 #define THUMB_FLAG_BACKTRACE (1 << 17)
261 /* Set if a TPCS style stack frame should be generated, for leaf
262 functions, even if they do not need one. */
263 #define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
265 /* Set if externally visible functions should assume that they
266 might be called in ARM mode, from a non-thumb aware code. */
267 #define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
269 /* Set if calls via function pointers should assume that their
270 destination is non-Thumb aware. */
271 #define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
273 /* Fix invalid Cirrus instruction combinations by inserting NOPs. */
274 #define CIRRUS_FIX_INVALID_INSNS (1 << 21)
276 #define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
277 #define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
278 #define TARGET_FPE (target_flags & ARM_FLAG_FPE)
279 #define TARGET_APCS_32 (target_flags & ARM_FLAG_APCS_32)
280 #define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
281 #define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
282 #define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
283 #define TARGET_MMU_TRAPS (target_flags & ARM_FLAG_MMU_TRAPS)
284 #define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
285 #define TARGET_SOFT_FLOAT_ABI (arm_float_abi != ARM_FLOAT_ABI_HARD)
286 #define TARGET_HARD_FLOAT (arm_float_abi == ARM_FLOAT_ABI_HARD)
287 #define TARGET_FPA (arm_fp_model == ARM_FP_MODEL_FPA)
288 #define TARGET_MAVERICK (arm_fp_model == ARM_FP_MODEL_MAVERICK)
289 #define TARGET_VFP (arm_fp_model == ARM_FP_MODEL_VFP)
290 #define TARGET_IWMMXT (arm_arch_iwmmxt)
291 #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
292 #define TARGET_IWMMXT_ABI (TARGET_ARM && arm_abi == ARM_ABI_IWMMXT)
293 #define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
294 #define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
295 #define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
296 #define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
297 #define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
298 #define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
299 #define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
300 #define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
301 #define TARGET_ARM (! TARGET_THUMB)
302 #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
303 #define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
304 #define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
305 #define TARGET_BACKTRACE (leaf_function_p () \
306 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
307 : (target_flags & THUMB_FLAG_BACKTRACE))
308 #define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
310 /* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
311 #ifndef SUBTARGET_SWITCHES
312 #define SUBTARGET_SWITCHES
313 #endif
315 #define TARGET_SWITCHES \
317 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
318 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
319 N_("Generate APCS conformant stack frames") }, \
320 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
321 {"poke-function-name", ARM_FLAG_POKE, \
322 N_("Store function names in object code") }, \
323 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
324 {"fpe", ARM_FLAG_FPE, "" }, \
325 {"apcs-32", ARM_FLAG_APCS_32, \
326 N_("Use the 32-bit version of the APCS") }, \
327 {"apcs-26", -ARM_FLAG_APCS_32, \
328 N_("Use the 26-bit version of the APCS") }, \
329 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
330 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
331 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
332 N_("Pass FP arguments in FP registers") }, \
333 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
334 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
335 N_("Generate re-entrant, PIC code") }, \
336 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
337 {"alignment-traps", ARM_FLAG_MMU_TRAPS, \
338 N_("The MMU will trap on unaligned accesses") }, \
339 {"no-alignment-traps", -ARM_FLAG_MMU_TRAPS, "" }, \
340 {"short-load-bytes", ARM_FLAG_MMU_TRAPS, "" }, \
341 {"no-short-load-bytes", -ARM_FLAG_MMU_TRAPS, "" }, \
342 {"short-load-words", -ARM_FLAG_MMU_TRAPS, "" }, \
343 {"no-short-load-words", ARM_FLAG_MMU_TRAPS, "" }, \
344 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
345 N_("Use library calls to perform FP operations") }, \
346 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
347 N_("Use hardware floating point instructions") }, \
348 {"big-endian", ARM_FLAG_BIG_END, \
349 N_("Assume target CPU is configured as big endian") }, \
350 {"little-endian", -ARM_FLAG_BIG_END, \
351 N_("Assume target CPU is configured as little endian") }, \
352 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
353 N_("Assume big endian bytes, little endian words") }, \
354 {"thumb-interwork", ARM_FLAG_INTERWORK, \
355 N_("Support calls between Thumb and ARM instruction sets") }, \
356 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
357 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
358 N_("Generate a call to abort if a noreturn function returns")}, \
359 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
360 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
361 N_("Do not move instructions into a function's prologue") }, \
362 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
363 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
364 N_("Do not load the PIC register in function prologues") }, \
365 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
366 {"long-calls", ARM_FLAG_LONG_CALLS, \
367 N_("Generate call insns as indirect calls, if necessary") }, \
368 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
369 {"thumb", ARM_FLAG_THUMB, \
370 N_("Compile for the Thumb not the ARM") }, \
371 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
372 {"arm", -ARM_FLAG_THUMB, "" }, \
373 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
374 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
375 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
376 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
377 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
378 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
379 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
380 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
381 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
382 "" }, \
383 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
384 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
385 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
386 "" }, \
387 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
388 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
389 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
390 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
391 SUBTARGET_SWITCHES \
392 {"", TARGET_DEFAULT, "" } \
395 #define TARGET_OPTIONS \
397 {"cpu=", & arm_select[0].string, \
398 N_("Specify the name of the target CPU"), 0}, \
399 {"arch=", & arm_select[1].string, \
400 N_("Specify the name of the target architecture"), 0}, \
401 {"tune=", & arm_select[2].string, "", 0}, \
402 {"fpe=", & target_fpe_name, "", 0}, \
403 {"fp=", & target_fpe_name, "", 0}, \
404 {"fpu=", & target_fpu_name, \
405 N_("Specify the name of the target floating point hardware/format"), 0}, \
406 {"float-abi=", & target_float_abi_name, \
407 N_("Specify if floating point hardware should be used"), 0}, \
408 {"structure-size-boundary=", & structure_size_string, \
409 N_("Specify the minimum bit alignment of structures"), 0}, \
410 {"pic-register=", & arm_pic_register_string, \
411 N_("Specify the register to be used for PIC addressing"), 0}, \
412 {"abi=", &target_abi_name, N_("Specify an ABI"), 0} \
415 /* Support for a compile-time default CPU, et cetera. The rules are:
416 --with-arch is ignored if -march or -mcpu are specified.
417 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
418 by --with-arch.
419 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
420 by -march).
421 --with-float is ignored if -mhard-float, -msoft-float or -mfloat-abi are
422 specified.
423 --with-fpu is ignored if -mfpu is specified.
424 --with-abi is ignored is -mabi is specified. */
425 #define OPTION_DEFAULT_SPECS \
426 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
427 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
428 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
429 {"float", \
430 "%{!msoft-float:%{!mhard-float:%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}}}" }, \
431 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
432 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"},
434 struct arm_cpu_select
436 const char * string;
437 const char * name;
438 const struct processors * processors;
441 /* This is a magic array. If the user specifies a command line switch
442 which matches one of the entries in TARGET_OPTIONS then the corresponding
443 string pointer will be set to the value specified by the user. */
444 extern struct arm_cpu_select arm_select[];
446 enum prog_mode_type
448 prog_mode26,
449 prog_mode32
452 /* Recast the program mode class to be the prog_mode attribute. */
453 #define arm_prog_mode ((enum attr_prog_mode) arm_prgmode)
455 extern enum prog_mode_type arm_prgmode;
457 /* Which floating point model to use. */
458 enum arm_fp_model
460 ARM_FP_MODEL_UNKNOWN,
461 /* FPA model (Hardware or software). */
462 ARM_FP_MODEL_FPA,
463 /* Cirrus Maverick floating point model. */
464 ARM_FP_MODEL_MAVERICK,
465 /* VFP floating point model. */
466 ARM_FP_MODEL_VFP
469 extern enum arm_fp_model arm_fp_model;
471 /* Which floating point hardware is available. Also update
472 fp_model_for_fpu in arm.c when adding entries to this list. */
473 enum fputype
475 /* No FP hardware. */
476 FPUTYPE_NONE,
477 /* Full FPA support. */
478 FPUTYPE_FPA,
479 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
480 FPUTYPE_FPA_EMU2,
481 /* Emulated FPA hardware, Issue 3 emulator. */
482 FPUTYPE_FPA_EMU3,
483 /* Cirrus Maverick floating point co-processor. */
484 FPUTYPE_MAVERICK,
485 /* VFP. */
486 FPUTYPE_VFP
489 /* Recast the floating point class to be the floating point attribute. */
490 #define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
492 /* What type of floating point to tune for */
493 extern enum fputype arm_fpu_tune;
495 /* What type of floating point instructions are available */
496 extern enum fputype arm_fpu_arch;
498 enum float_abi_type
500 ARM_FLOAT_ABI_SOFT,
501 ARM_FLOAT_ABI_SOFTFP,
502 ARM_FLOAT_ABI_HARD
505 extern enum float_abi_type arm_float_abi;
507 /* Which ABI to use. */
508 enum arm_abi_type
510 ARM_ABI_APCS,
511 ARM_ABI_ATPCS,
512 ARM_ABI_AAPCS,
513 ARM_ABI_IWMMXT
516 extern enum arm_abi_type arm_abi;
518 #ifndef ARM_DEFAULT_ABI
519 #define ARM_DEFAULT_ABI ARM_ABI_APCS
520 #endif
522 /* Nonzero if this chip supports the ARM Architecture 3M extensions. */
523 extern int arm_arch3m;
525 /* Nonzero if this chip supports the ARM Architecture 4 extensions. */
526 extern int arm_arch4;
528 /* Nonzero if this chip supports the ARM Architecture 5 extensions. */
529 extern int arm_arch5;
531 /* Nonzero if this chip supports the ARM Architecture 5E extensions. */
532 extern int arm_arch5e;
534 /* Nonzero if this chip supports the ARM Architecture 6 extensions. */
535 extern int arm_arch6;
537 /* Nonzero if this chip can benefit from load scheduling. */
538 extern int arm_ld_sched;
540 /* Nonzero if generating thumb code. */
541 extern int thumb_code;
543 /* Nonzero if this chip is a StrongARM. */
544 extern int arm_is_strong;
546 /* Nonzero if this chip is a Cirrus variant. */
547 extern int arm_arch_cirrus;
549 /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
550 extern int arm_arch_iwmmxt;
552 /* Nonzero if this chip is an XScale. */
553 extern int arm_arch_xscale;
555 /* Nonzero if tuning for XScale */
556 extern int arm_tune_xscale;
558 /* Nonzero if this chip is an ARM6 or an ARM7. */
559 extern int arm_is_6_or_7;
561 #ifndef TARGET_DEFAULT
562 #define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
563 #endif
565 /* The frame pointer register used in gcc has nothing to do with debugging;
566 that is controlled by the APCS-FRAME option. */
567 #define CAN_DEBUG_WITHOUT_FP
569 #undef TARGET_MEM_FUNCTIONS
570 #define TARGET_MEM_FUNCTIONS 1
572 #define OVERRIDE_OPTIONS arm_override_options ()
574 /* Nonzero if PIC code requires explicit qualifiers to generate
575 PLT and GOT relocs rather than the assembler doing so implicitly.
576 Subtargets can override these if required. */
577 #ifndef NEED_GOT_RELOC
578 #define NEED_GOT_RELOC 0
579 #endif
580 #ifndef NEED_PLT_RELOC
581 #define NEED_PLT_RELOC 0
582 #endif
584 /* Nonzero if we need to refer to the GOT with a PC-relative
585 offset. In other words, generate
587 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
589 rather than
591 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
593 The default is true, which matches NetBSD. Subtargets can
594 override this if required. */
595 #ifndef GOT_PCREL
596 #define GOT_PCREL 1
597 #endif
599 /* Target machine storage Layout. */
602 /* Define this macro if it is advisable to hold scalars in registers
603 in a wider mode than that declared by the program. In such cases,
604 the value is constrained to be within the bounds of the declared
605 type, but kept valid in the wider mode. The signedness of the
606 extension may differ from that of the type. */
608 /* It is far faster to zero extend chars than to sign extend them */
610 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
611 if (GET_MODE_CLASS (MODE) == MODE_INT \
612 && GET_MODE_SIZE (MODE) < 4) \
614 if (MODE == QImode) \
615 UNSIGNEDP = 1; \
616 else if (MODE == HImode) \
617 UNSIGNEDP = TARGET_MMU_TRAPS != 0; \
618 (MODE) = SImode; \
621 #define PROMOTE_FUNCTION_MODE(MODE, UNSIGNEDP, TYPE) \
622 if (GET_MODE_CLASS (MODE) == MODE_INT \
623 && GET_MODE_SIZE (MODE) < 4) \
624 (MODE) = SImode; \
626 /* Define this if most significant bit is lowest numbered
627 in instructions that operate on numbered bit-fields. */
628 #define BITS_BIG_ENDIAN 0
630 /* Define this if most significant byte of a word is the lowest numbered.
631 Most ARM processors are run in little endian mode, so that is the default.
632 If you want to have it run-time selectable, change the definition in a
633 cover file to be TARGET_BIG_ENDIAN. */
634 #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
636 /* Define this if most significant word of a multiword number is the lowest
637 numbered.
638 This is always false, even when in big-endian mode. */
639 #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
641 /* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
642 on processor pre-defineds when compiling libgcc2.c. */
643 #if defined(__ARMEB__) && !defined(__ARMWEL__)
644 #define LIBGCC2_WORDS_BIG_ENDIAN 1
645 #else
646 #define LIBGCC2_WORDS_BIG_ENDIAN 0
647 #endif
649 /* Define this if most significant word of doubles is the lowest numbered.
650 The rules are different based on whether or not we use FPA-format,
651 VFP-format or some other floating point co-processor's format doubles. */
652 #define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
654 #define UNITS_PER_WORD 4
656 /* True if natural alignment is used for doubleword types. */
657 #define ARM_DOUBLEWORD_ALIGN \
658 (arm_abi == ARM_ABI_AAPCS || arm_abi == ARM_ABI_IWMMXT)
659 #define DOUBLEWORD_ALIGNMENT 64
661 #define PARM_BOUNDARY 32
663 #define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
665 #define PREFERRED_STACK_BOUNDARY \
666 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
668 #define FUNCTION_BOUNDARY 32
670 /* The lowest bit is used to indicate Thumb-mode functions, so the
671 vbit must go into the delta field of pointers to member
672 functions. */
673 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
675 #define EMPTY_FIELD_BOUNDARY 32
677 #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
679 /* XXX Blah -- this macro is used directly by libobjc. Since it
680 supports no vector modes, cut out the complexity and fall back
681 on BIGGEST_FIELD_ALIGNMENT. */
682 #ifdef IN_TARGET_LIBS
683 #define BIGGEST_FIELD_ALIGNMENT 64
684 #endif
686 /* Make strings word-aligned so strcpy from constants will be faster. */
687 #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
689 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
690 ((TREE_CODE (EXP) == STRING_CST \
691 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
692 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
694 /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
695 value set in previous versions of this toolchain was 8, which produces more
696 compact structures. The command line option -mstructure_size_boundary=<n>
697 can be used to change this value. For compatibility with the ARM SDK
698 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
699 0020D) page 2-20 says "Structures are aligned on word boundaries".
700 The AAPCS specifies a value of 8. */
701 #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
702 extern int arm_structure_size_boundary;
704 /* This is the value used to initialize arm_structure_size_boundary. If a
705 particular arm target wants to change the default value it should change
706 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
707 for an example of this. */
708 #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
709 #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
710 #endif
712 /* Used when parsing command line option -mstructure_size_boundary. */
713 extern const char * structure_size_string;
715 /* Nonzero if move instructions will actually fail to work
716 when given unaligned data. */
717 #define STRICT_ALIGNMENT 1
719 /* Standard register usage. */
721 /* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
722 (S - saved over call).
724 r0 * argument word/integer result
725 r1-r3 argument word
727 r4-r8 S register variable
728 r9 S (rfp) register variable (real frame pointer)
730 r10 F S (sl) stack limit (used by -mapcs-stack-check)
731 r11 F S (fp) argument pointer
732 r12 (ip) temp workspace
733 r13 F S (sp) lower end of current stack frame
734 r14 (lr) link address/workspace
735 r15 F (pc) program counter
737 f0 floating point result
738 f1-f3 floating point scratch
740 f4-f7 S floating point variable
742 cc This is NOT a real register, but is used internally
743 to represent things that use or set the condition
744 codes.
745 sfp This isn't either. It is used during rtl generation
746 since the offset between the frame pointer and the
747 auto's isn't known until after register allocation.
748 afp Nor this, we only need this because of non-local
749 goto. Without it fp appears to be used and the
750 elimination code won't get rid of sfp. It tracks
751 fp exactly at all times.
753 *: See CONDITIONAL_REGISTER_USAGE */
756 mvf0 Cirrus floating point result
757 mvf1-mvf3 Cirrus floating point scratch
758 mvf4-mvf15 S Cirrus floating point variable. */
760 /* s0-s15 VFP scratch (aka d0-d7).
761 s16-s31 S VFP variable (aka d8-d15).
762 vfpcc Not a real register. Represents the VFP condition
763 code flags. */
765 /* The stack backtrace structure is as follows:
766 fp points to here: | save code pointer | [fp]
767 | return link value | [fp, #-4]
768 | return sp value | [fp, #-8]
769 | return fp value | [fp, #-12]
770 [| saved r10 value |]
771 [| saved r9 value |]
772 [| saved r8 value |]
773 [| saved r7 value |]
774 [| saved r6 value |]
775 [| saved r5 value |]
776 [| saved r4 value |]
777 [| saved r3 value |]
778 [| saved r2 value |]
779 [| saved r1 value |]
780 [| saved r0 value |]
781 [| saved f7 value |] three words
782 [| saved f6 value |] three words
783 [| saved f5 value |] three words
784 [| saved f4 value |] three words
785 r0-r3 are not normally saved in a C function. */
787 /* 1 for registers that have pervasive standard uses
788 and are not available for the register allocator. */
789 #define FIXED_REGISTERS \
791 0,0,0,0,0,0,0,0, \
792 0,0,0,0,0,1,0,1, \
793 0,0,0,0,0,0,0,0, \
794 1,1,1, \
795 1,1,1,1,1,1,1,1, \
796 1,1,1,1,1,1,1,1, \
797 1,1,1,1,1,1,1,1, \
798 1,1,1,1,1,1,1,1, \
799 1,1,1,1, \
800 1,1,1,1,1,1,1,1, \
801 1,1,1,1,1,1,1,1, \
802 1,1,1,1,1,1,1,1, \
803 1,1,1,1,1,1,1,1, \
807 /* 1 for registers not available across function calls.
808 These must include the FIXED_REGISTERS and also any
809 registers that can be used without being saved.
810 The latter must include the registers where values are returned
811 and the register where structure-value addresses are passed.
812 Aside from that, you can include as many other registers as you like.
813 The CC is not preserved over function calls on the ARM 6, so it is
814 easier to assume this for all. SFP is preserved, since FP is. */
815 #define CALL_USED_REGISTERS \
817 1,1,1,1,0,0,0,0, \
818 0,0,0,0,1,1,1,1, \
819 1,1,1,1,0,0,0,0, \
820 1,1,1, \
821 1,1,1,1,1,1,1,1, \
822 1,1,1,1,1,1,1,1, \
823 1,1,1,1,1,1,1,1, \
824 1,1,1,1,1,1,1,1, \
825 1,1,1,1, \
826 1,1,1,1,1,1,1,1, \
827 1,1,1,1,1,1,1,1, \
828 1,1,1,1,1,1,1,1, \
829 1,1,1,1,1,1,1,1, \
833 #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
834 #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
835 #endif
837 #define CONDITIONAL_REGISTER_USAGE \
839 int regno; \
841 if (TARGET_SOFT_FLOAT || TARGET_THUMB || !TARGET_FPA) \
843 for (regno = FIRST_FPA_REGNUM; \
844 regno <= LAST_FPA_REGNUM; ++regno) \
845 fixed_regs[regno] = call_used_regs[regno] = 1; \
848 if (TARGET_THUMB && optimize_size) \
850 /* When optimizing for size, it's better not to use \
851 the HI regs, because of the overhead of stacking \
852 them. */ \
853 for (regno = FIRST_HI_REGNUM; \
854 regno <= LAST_HI_REGNUM; ++regno) \
855 fixed_regs[regno] = call_used_regs[regno] = 1; \
858 /* The link register can be clobbered by any branch insn, \
859 but we have no way to track that at present, so mark \
860 it as unavailable. */ \
861 if (TARGET_THUMB) \
862 fixed_regs[LR_REGNUM] = call_used_regs[LR_REGNUM] = 1; \
864 if (TARGET_ARM && TARGET_HARD_FLOAT) \
866 if (TARGET_MAVERICK) \
868 for (regno = FIRST_FPA_REGNUM; \
869 regno <= LAST_FPA_REGNUM; ++ regno) \
870 fixed_regs[regno] = call_used_regs[regno] = 1; \
871 for (regno = FIRST_CIRRUS_FP_REGNUM; \
872 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
874 fixed_regs[regno] = 0; \
875 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
878 if (TARGET_VFP) \
880 for (regno = FIRST_VFP_REGNUM; \
881 regno <= LAST_VFP_REGNUM; ++ regno) \
883 fixed_regs[regno] = 0; \
884 call_used_regs[regno] = regno < FIRST_VFP_REGNUM + 16; \
889 if (TARGET_REALLY_IWMMXT) \
891 regno = FIRST_IWMMXT_GR_REGNUM; \
892 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
893 and wCG1 as call-preserved registers. The 2002/11/21 \
894 revision changed this so that all wCG registers are \
895 scratch registers. */ \
896 for (regno = FIRST_IWMMXT_GR_REGNUM; \
897 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
898 fixed_regs[regno] = call_used_regs[regno] = 0; \
899 /* The XScale ABI has wR0 - wR9 as scratch registers, \
900 the rest as call-preserved registers. */ \
901 for (regno = FIRST_IWMMXT_REGNUM; \
902 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
904 fixed_regs[regno] = 0; \
905 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
909 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
911 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
912 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
914 else if (TARGET_APCS_STACK) \
916 fixed_regs[10] = 1; \
917 call_used_regs[10] = 1; \
919 if (TARGET_APCS_FRAME) \
921 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
922 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
924 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
927 /* These are a couple of extensions to the formats accepted
928 by asm_fprintf:
929 %@ prints out ASM_COMMENT_START
930 %r prints out REGISTER_PREFIX reg_names[arg] */
931 #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
932 case '@': \
933 fputs (ASM_COMMENT_START, FILE); \
934 break; \
936 case 'r': \
937 fputs (REGISTER_PREFIX, FILE); \
938 fputs (reg_names [va_arg (ARGS, int)], FILE); \
939 break;
941 /* Round X up to the nearest word. */
942 #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
944 /* Convert fron bytes to ints. */
945 #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
947 /* The number of (integer) registers required to hold a quantity of type MODE.
948 Also used for VFP registers. */
949 #define ARM_NUM_REGS(MODE) \
950 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
952 /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
953 #define ARM_NUM_REGS2(MODE, TYPE) \
954 ARM_NUM_INTS ((MODE) == BLKmode ? \
955 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
957 /* The number of (integer) argument register available. */
958 #define NUM_ARG_REGS 4
960 /* Return the register number of the N'th (integer) argument. */
961 #define ARG_REGISTER(N) (N - 1)
963 /* Specify the registers used for certain standard purposes.
964 The values of these macros are register numbers. */
966 /* The number of the last argument register. */
967 #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
969 /* The numbers of the Thumb register ranges. */
970 #define FIRST_LO_REGNUM 0
971 #define LAST_LO_REGNUM 7
972 #define FIRST_HI_REGNUM 8
973 #define LAST_HI_REGNUM 11
975 /* The register that holds the return address in exception handlers. */
976 #define EXCEPTION_LR_REGNUM 2
978 /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
979 as an invisible last argument (possible since varargs don't exist in
980 Pascal), so the following is not true. */
981 #define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
983 /* Define this to be where the real frame pointer is if it is not possible to
984 work out the offset between the frame pointer and the automatic variables
985 until after register allocation has taken place. FRAME_POINTER_REGNUM
986 should point to a special register that we will make sure is eliminated.
988 For the Thumb we have another problem. The TPCS defines the frame pointer
989 as r11, and GCC believes that it is always possible to use the frame pointer
990 as base register for addressing purposes. (See comments in
991 find_reloads_address()). But - the Thumb does not allow high registers,
992 including r11, to be used as base address registers. Hence our problem.
994 The solution used here, and in the old thumb port is to use r7 instead of
995 r11 as the hard frame pointer and to have special code to generate
996 backtrace structures on the stack (if required to do so via a command line
997 option) using r11. This is the only 'user visible' use of r11 as a frame
998 pointer. */
999 #define ARM_HARD_FRAME_POINTER_REGNUM 11
1000 #define THUMB_HARD_FRAME_POINTER_REGNUM 7
1002 #define HARD_FRAME_POINTER_REGNUM \
1003 (TARGET_ARM \
1004 ? ARM_HARD_FRAME_POINTER_REGNUM \
1005 : THUMB_HARD_FRAME_POINTER_REGNUM)
1007 #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
1009 /* Register to use for pushing function arguments. */
1010 #define STACK_POINTER_REGNUM SP_REGNUM
1012 /* ARM floating pointer registers. */
1013 #define FIRST_FPA_REGNUM 16
1014 #define LAST_FPA_REGNUM 23
1016 #define FIRST_IWMMXT_GR_REGNUM 43
1017 #define LAST_IWMMXT_GR_REGNUM 46
1018 #define FIRST_IWMMXT_REGNUM 47
1019 #define LAST_IWMMXT_REGNUM 62
1020 #define IS_IWMMXT_REGNUM(REGNUM) \
1021 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1022 #define IS_IWMMXT_GR_REGNUM(REGNUM) \
1023 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1025 /* Base register for access to local variables of the function. */
1026 #define FRAME_POINTER_REGNUM 25
1028 /* Base register for access to arguments of the function. */
1029 #define ARG_POINTER_REGNUM 26
1031 #define FIRST_CIRRUS_FP_REGNUM 27
1032 #define LAST_CIRRUS_FP_REGNUM 42
1033 #define IS_CIRRUS_REGNUM(REGNUM) \
1034 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1036 #define FIRST_VFP_REGNUM 63
1037 #define LAST_VFP_REGNUM 94
1038 #define IS_VFP_REGNUM(REGNUM) \
1039 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1041 /* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1042 /* + 16 Cirrus registers take us up to 43. */
1043 /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1044 /* VFP adds 32 + 1 more. */
1045 #define FIRST_PSEUDO_REGISTER 96
1047 /* Value should be nonzero if functions must have frame pointers.
1048 Zero means the frame pointer need not be set up (and parms may be accessed
1049 via the stack pointer) in functions that seem suitable.
1050 If we have to have a frame pointer we might as well make use of it.
1051 APCS says that the frame pointer does not need to be pushed in leaf
1052 functions, or simple tail call functions. */
1053 #define FRAME_POINTER_REQUIRED \
1054 (current_function_has_nonlocal_label \
1055 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
1057 /* Return number of consecutive hard regs needed starting at reg REGNO
1058 to hold something of mode MODE.
1059 This is ordinarily the length in words of a value of mode MODE
1060 but can be less for certain modes in special long registers.
1062 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
1063 mode. */
1064 #define HARD_REGNO_NREGS(REGNO, MODE) \
1065 ((TARGET_ARM \
1066 && REGNO >= FIRST_FPA_REGNUM \
1067 && REGNO != FRAME_POINTER_REGNUM \
1068 && REGNO != ARG_POINTER_REGNUM) \
1069 && !IS_VFP_REGNUM (REGNO) \
1070 ? 1 : ARM_NUM_REGS (MODE))
1072 /* Return true if REGNO is suitable for holding a quantity of type MODE. */
1073 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1074 arm_hard_regno_mode_ok ((REGNO), (MODE))
1076 /* Value is 1 if it is a good idea to tie two pseudo registers
1077 when one has mode MODE1 and one has mode MODE2.
1078 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1079 for any hard reg, then this must be 0 for correct output. */
1080 #define MODES_TIEABLE_P(MODE1, MODE2) \
1081 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
1083 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1084 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode)
1086 #define VALID_IWMMXT_REG_MODE(MODE) \
1087 (VECTOR_MODE_SUPPORTED_P (MODE) || (MODE) == DImode)
1089 /* The order in which register should be allocated. It is good to use ip
1090 since no saving is required (though calls clobber it) and it never contains
1091 function parameters. It is quite good to use lr since other calls may
1092 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1093 least likely to contain a function parameter; in addition results are
1094 returned in r0. */
1096 #define REG_ALLOC_ORDER \
1098 3, 2, 1, 0, 12, 14, 4, 5, \
1099 6, 7, 8, 10, 9, 11, 13, 15, \
1100 16, 17, 18, 19, 20, 21, 22, 23, \
1101 27, 28, 29, 30, 31, 32, 33, 34, \
1102 35, 36, 37, 38, 39, 40, 41, 42, \
1103 43, 44, 45, 46, 47, 48, 49, 50, \
1104 51, 52, 53, 54, 55, 56, 57, 58, \
1105 59, 60, 61, 62, \
1106 24, 25, 26, \
1107 78, 77, 76, 75, 74, 73, 72, 71, \
1108 70, 69, 68, 67, 66, 65, 64, 63, \
1109 79, 80, 81, 82, 83, 84, 85, 86, \
1110 87, 88, 89, 90, 91, 92, 93, 94, \
1111 95 \
1114 /* Interrupt functions can only use registers that have already been
1115 saved by the prologue, even if they would normally be
1116 call-clobbered. */
1117 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1118 (! IS_INTERRUPT (cfun->machine->func_type) || \
1119 regs_ever_live[DST])
1121 /* Register and constant classes. */
1123 /* Register classes: used to be simple, just all ARM regs or all FPA regs
1124 Now that the Thumb is involved it has become more complicated. */
1125 enum reg_class
1127 NO_REGS,
1128 FPA_REGS,
1129 CIRRUS_REGS,
1130 VFP_REGS,
1131 IWMMXT_GR_REGS,
1132 IWMMXT_REGS,
1133 LO_REGS,
1134 STACK_REG,
1135 BASE_REGS,
1136 HI_REGS,
1137 CC_REG,
1138 VFPCC_REG,
1139 GENERAL_REGS,
1140 ALL_REGS,
1141 LIM_REG_CLASSES
1144 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1146 /* Give names of register classes as strings for dump file. */
1147 #define REG_CLASS_NAMES \
1149 "NO_REGS", \
1150 "FPA_REGS", \
1151 "CIRRUS_REGS", \
1152 "VFP_REGS", \
1153 "IWMMXT_GR_REGS", \
1154 "IWMMXT_REGS", \
1155 "LO_REGS", \
1156 "STACK_REG", \
1157 "BASE_REGS", \
1158 "HI_REGS", \
1159 "CC_REG", \
1160 "VFPCC_REG", \
1161 "GENERAL_REGS", \
1162 "ALL_REGS", \
1165 /* Define which registers fit in which classes.
1166 This is an initializer for a vector of HARD_REG_SET
1167 of length N_REG_CLASSES. */
1168 #define REG_CLASS_CONTENTS \
1170 { 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1171 { 0x00FF0000, 0x00000000, 0x00000000 }, /* FPA_REGS */ \
1172 { 0xF8000000, 0x000007FF, 0x00000000 }, /* CIRRUS_REGS */ \
1173 { 0x00000000, 0x80000000, 0x7FFFFFFF }, /* VFP_REGS */ \
1174 { 0x00000000, 0x00007800, 0x00000000 }, /* IWMMXT_GR_REGS */ \
1175 { 0x00000000, 0x7FFF8000, 0x00000000 }, /* IWMMXT_REGS */ \
1176 { 0x000000FF, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1177 { 0x00002000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1178 { 0x000020FF, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1179 { 0x0000FF00, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1180 { 0x01000000, 0x00000000, 0x00000000 }, /* CC_REG */ \
1181 { 0x00000000, 0x00000000, 0x80000000 }, /* VFPCC_REG */ \
1182 { 0x0200FFFF, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1183 { 0xFAFFFFFF, 0xFFFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
1186 /* The same information, inverted:
1187 Return the class number of the smallest class containing
1188 reg number REGNO. This could be a conditional expression
1189 or could index an array. */
1190 #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1192 /* FPA registers can't do subreg as all values are reformatted to internal
1193 precision. VFP registers may only be accessed in the mode they
1194 were set. */
1195 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1196 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1197 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) \
1198 || reg_classes_intersect_p (VFP_REGS, (CLASS)) \
1199 : 0)
1201 /* We need to define this for LO_REGS on thumb. Otherwise we can end up
1202 using r0-r4 for function arguments, r7 for the stack frame and don't
1203 have enough left over to do doubleword arithmetic. */
1204 #define CLASS_LIKELY_SPILLED_P(CLASS) \
1205 ((TARGET_THUMB && (CLASS) == LO_REGS) \
1206 || (CLASS) == CC_REG)
1208 /* The class value for index registers, and the one for base regs. */
1209 #define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1210 #define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1212 /* For the Thumb the high registers cannot be used as base registers
1213 when addressing quantities in QI or HI mode; if we don't know the
1214 mode, then we must be conservative. After reload we must also be
1215 conservative, since we can't support SP+reg addressing, and we
1216 can't fix up any bad substitutions. */
1217 #define MODE_BASE_REG_CLASS(MODE) \
1218 (TARGET_ARM ? GENERAL_REGS : \
1219 (((MODE) == SImode && !reload_completed) ? BASE_REGS : LO_REGS))
1221 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1222 registers explicitly used in the rtl to be used as spill registers
1223 but prevents the compiler from extending the lifetime of these
1224 registers. */
1225 #define SMALL_REGISTER_CLASSES TARGET_THUMB
1227 /* Get reg_class from a letter such as appears in the machine description.
1228 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
1229 ARM, but several more letters for the Thumb. */
1230 #define REG_CLASS_FROM_LETTER(C) \
1231 ( (C) == 'f' ? FPA_REGS \
1232 : (C) == 'v' ? CIRRUS_REGS \
1233 : (C) == 'w' ? VFP_REGS \
1234 : (C) == 'y' ? IWMMXT_REGS \
1235 : (C) == 'z' ? IWMMXT_GR_REGS \
1236 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1237 : TARGET_ARM ? NO_REGS \
1238 : (C) == 'h' ? HI_REGS \
1239 : (C) == 'b' ? BASE_REGS \
1240 : (C) == 'k' ? STACK_REG \
1241 : (C) == 'c' ? CC_REG \
1242 : NO_REGS)
1244 /* The letters I, J, K, L and M in a register constraint string
1245 can be used to stand for particular ranges of immediate operands.
1246 This macro defines what the ranges are.
1247 C is the letter, and VALUE is a constant value.
1248 Return 1 if VALUE is in the range specified by C.
1249 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
1250 J: valid indexing constants.
1251 K: ~value ok in rhs argument of data operand.
1252 L: -value ok in rhs argument of data operand.
1253 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
1254 #define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
1255 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1256 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1257 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
1258 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1259 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1260 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1261 : 0)
1263 #define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1264 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1265 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1266 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1267 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1268 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1269 && ((VAL) & 3) == 0) : \
1270 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1271 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1272 : 0)
1274 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1275 (TARGET_ARM ? \
1276 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1278 /* Constant letter 'G' for the FP immediate constants.
1279 'H' means the same constant negated. */
1280 #define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1281 ((C) == 'G' ? arm_const_double_rtx (X) : \
1282 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
1284 #define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1285 (TARGET_ARM ? \
1286 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1288 /* For the ARM, `Q' means that this is a memory operand that is just
1289 an offset from a register.
1290 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1291 address. This means that the symbol is in the text segment and can be
1292 accessed without using a load.
1293 'U' Prefixes an extended memory constraint where:
1294 'Uv' is an address valid for VFP load/store insns.
1295 'Uq' is an address valid for ldrsb. */
1297 #define EXTRA_CONSTRAINT_STR_ARM(OP, C, STR) \
1298 (((C) == 'Q') ? (GET_CODE (OP) == MEM \
1299 && GET_CODE (XEXP (OP, 0)) == REG) : \
1300 ((C) == 'R') ? (GET_CODE (OP) == MEM \
1301 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1302 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1303 ((C) == 'S') ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1304 ((C) == 'T') ? cirrus_memory_offset (OP) : \
1305 ((C) == 'U' && (STR)[1] == 'v') ? vfp_mem_operand (OP) : \
1306 ((C) == 'U' && (STR)[1] == 'q') \
1307 ? arm_extendqisi_mem_op (OP, GET_MODE (OP)) \
1308 : 0)
1310 #define CONSTRAINT_LEN(C,STR) \
1311 ((C) == 'U' ? 2 : DEFAULT_CONSTRAINT_LEN (C, STR))
1313 #define EXTRA_CONSTRAINT_THUMB(X, C) \
1314 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1315 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1317 #define EXTRA_CONSTRAINT_STR(X, C, STR) \
1318 (TARGET_ARM \
1319 ? EXTRA_CONSTRAINT_STR_ARM (X, C, STR) \
1320 : EXTRA_CONSTRAINT_THUMB (X, C))
1322 #define EXTRA_MEMORY_CONSTRAINT(C, STR) ((C) == 'U')
1324 /* Given an rtx X being reloaded into a reg required to be
1325 in class CLASS, return the class of reg to actually use.
1326 In general this is just CLASS, but for the Thumb we prefer
1327 a LO_REGS class or a subset. */
1328 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1329 (TARGET_ARM ? (CLASS) : \
1330 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1332 /* Must leave BASE_REGS reloads alone */
1333 #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1334 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1335 ? ((true_regnum (X) == -1 ? LO_REGS \
1336 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1337 : NO_REGS)) \
1338 : NO_REGS)
1340 #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1341 ((CLASS) != LO_REGS \
1342 ? ((true_regnum (X) == -1 ? LO_REGS \
1343 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1344 : NO_REGS)) \
1345 : NO_REGS)
1347 /* Return the register class of a scratch register needed to copy IN into
1348 or out of a register in CLASS in MODE. If it can be done directly,
1349 NO_REGS is returned. */
1350 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1351 /* Restrict which direct reloads are allowed for VFP regs. */ \
1352 ((TARGET_VFP && TARGET_HARD_FLOAT \
1353 && (CLASS) == VFP_REGS) \
1354 ? vfp_secondary_reload_class (MODE, X) \
1355 : TARGET_ARM \
1356 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1357 ? GENERAL_REGS : NO_REGS) \
1358 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1360 /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1361 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1362 /* Restrict which direct reloads are allowed for VFP regs. */ \
1363 ((TARGET_VFP && TARGET_HARD_FLOAT \
1364 && (CLASS) == VFP_REGS) \
1365 ? vfp_secondary_reload_class (MODE, X) : \
1366 /* Cannot load constants into Cirrus registers. */ \
1367 (TARGET_MAVERICK && TARGET_HARD_FLOAT \
1368 && (CLASS) == CIRRUS_REGS \
1369 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1370 ? GENERAL_REGS : \
1371 (TARGET_ARM ? \
1372 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1373 && CONSTANT_P (X)) \
1374 ? GENERAL_REGS : \
1375 (((MODE) == HImode && ! arm_arch4 && TARGET_MMU_TRAPS \
1376 && (GET_CODE (X) == MEM \
1377 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1378 && true_regnum (X) == -1))) \
1379 ? GENERAL_REGS : NO_REGS) \
1380 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1382 /* Try a machine-dependent way of reloading an illegitimate address
1383 operand. If we find one, push the reload and jump to WIN. This
1384 macro is used in only one place: `find_reloads_address' in reload.c.
1386 For the ARM, we wish to handle large displacements off a base
1387 register by splitting the addend across a MOV and the mem insn.
1388 This can cut the number of reloads needed. */
1389 #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1390 do \
1392 if (GET_CODE (X) == PLUS \
1393 && GET_CODE (XEXP (X, 0)) == REG \
1394 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1395 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1396 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1398 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1399 HOST_WIDE_INT low, high; \
1401 if (MODE == DImode || (TARGET_SOFT_FLOAT && TARGET_FPA \
1402 && MODE == DFmode)) \
1403 low = ((val & 0xf) ^ 0x8) - 0x8; \
1404 else if (TARGET_MAVERICK && TARGET_HARD_FLOAT) \
1405 /* Need to be careful, -256 is not a valid offset. */ \
1406 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1407 else if (MODE == SImode \
1408 || (MODE == SFmode && TARGET_SOFT_FLOAT && TARGET_FPA) \
1409 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1410 /* Need to be careful, -4096 is not a valid offset. */ \
1411 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1412 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1413 /* Need to be careful, -256 is not a valid offset. */ \
1414 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1415 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1416 && TARGET_HARD_FLOAT && TARGET_FPA) \
1417 /* Need to be careful, -1024 is not a valid offset. */ \
1418 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1419 else \
1420 break; \
1422 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1423 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1424 - (unsigned HOST_WIDE_INT) 0x80000000); \
1425 /* Check for overflow or zero */ \
1426 if (low == 0 || high == 0 || (high + low != val)) \
1427 break; \
1429 /* Reload the high part into a base reg; leave the low part \
1430 in the mem. */ \
1431 X = gen_rtx_PLUS (GET_MODE (X), \
1432 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1433 GEN_INT (high)), \
1434 GEN_INT (low)); \
1435 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1436 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1437 VOIDmode, 0, 0, OPNUM, TYPE); \
1438 goto WIN; \
1441 while (0)
1443 /* XXX If an HImode FP+large_offset address is converted to an HImode
1444 SP+large_offset address, then reload won't know how to fix it. It sees
1445 only that SP isn't valid for HImode, and so reloads the SP into an index
1446 register, but the resulting address is still invalid because the offset
1447 is too big. We fix it here instead by reloading the entire address. */
1448 /* We could probably achieve better results by defining PROMOTE_MODE to help
1449 cope with the variances between the Thumb's signed and unsigned byte and
1450 halfword load instructions. */
1451 #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1453 if (GET_CODE (X) == PLUS \
1454 && GET_MODE_SIZE (MODE) < 4 \
1455 && GET_CODE (XEXP (X, 0)) == REG \
1456 && XEXP (X, 0) == stack_pointer_rtx \
1457 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1458 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
1460 rtx orig_X = X; \
1461 X = copy_rtx (X); \
1462 push_reload (orig_X, NULL_RTX, &X, NULL, \
1463 MODE_BASE_REG_CLASS (MODE), \
1464 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1465 goto WIN; \
1469 #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1470 if (TARGET_ARM) \
1471 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1472 else \
1473 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1475 /* Return the maximum number of consecutive registers
1476 needed to represent mode MODE in a register of class CLASS.
1477 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
1478 #define CLASS_MAX_NREGS(CLASS, MODE) \
1479 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
1481 /* If defined, gives a class of registers that cannot be used as the
1482 operand of a SUBREG that changes the mode of the object illegally. */
1484 /* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
1485 #define REGISTER_MOVE_COST(MODE, FROM, TO) \
1486 (TARGET_ARM ? \
1487 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1488 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
1489 (FROM) == VFP_REGS && (TO) != VFP_REGS ? 10 : \
1490 (FROM) != VFP_REGS && (TO) == VFP_REGS ? 10 : \
1491 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1492 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1493 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
1494 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1495 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1496 2) \
1498 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
1500 /* Stack layout; function entry, exit and calling. */
1502 /* Define this if pushing a word on the stack
1503 makes the stack pointer a smaller address. */
1504 #define STACK_GROWS_DOWNWARD 1
1506 /* Define this if the nominal address of the stack frame
1507 is at the high-address end of the local variables;
1508 that is, each additional local variable allocated
1509 goes at a more negative offset in the frame. */
1510 #define FRAME_GROWS_DOWNWARD 1
1512 /* Offset within stack frame to start allocating local variables at.
1513 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1514 first local allocated. Otherwise, it is the offset to the BEGINNING
1515 of the first local allocated. */
1516 #define STARTING_FRAME_OFFSET 0
1518 /* If we generate an insn to push BYTES bytes,
1519 this says how many the stack pointer really advances by. */
1520 /* The push insns do not do this rounding implicitly.
1521 So don't define this. */
1522 /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1524 /* Define this if the maximum size of all the outgoing args is to be
1525 accumulated and pushed during the prologue. The amount can be
1526 found in the variable current_function_outgoing_args_size. */
1527 #define ACCUMULATE_OUTGOING_ARGS 1
1529 /* Offset of first parameter from the argument pointer register value. */
1530 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1532 /* Value is the number of byte of arguments automatically
1533 popped when returning from a subroutine call.
1534 FUNDECL is the declaration node of the function (as a tree),
1535 FUNTYPE is the data type of the function (as a tree),
1536 or for a library call it is an identifier node for the subroutine name.
1537 SIZE is the number of bytes of arguments passed on the stack.
1539 On the ARM, the caller does not pop any of its arguments that were passed
1540 on the stack. */
1541 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
1543 /* Define how to find the value returned by a library function
1544 assuming the value has mode MODE. */
1545 #define LIBCALL_VALUE(MODE) \
1546 (TARGET_ARM && TARGET_HARD_FLOAT && TARGET_FPA \
1547 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1548 ? gen_rtx_REG (MODE, FIRST_FPA_REGNUM) \
1549 : TARGET_ARM && TARGET_HARD_FLOAT && TARGET_MAVERICK \
1550 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1551 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
1552 : TARGET_IWMMXT_ABI && VECTOR_MODE_SUPPORTED_P (MODE) \
1553 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
1554 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
1556 /* Define how to find the value returned by a function.
1557 VALTYPE is the data type of the value (as a tree).
1558 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1559 otherwise, FUNC is 0. */
1560 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1561 arm_function_value (VALTYPE, FUNC);
1563 /* 1 if N is a possible register number for a function value.
1564 On the ARM, only r0 and f0 can return results. */
1565 /* On a Cirrus chip, mvf0 can return results. */
1566 #define FUNCTION_VALUE_REGNO_P(REGNO) \
1567 ((REGNO) == ARG_REGISTER (1) \
1568 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) \
1569 && TARGET_HARD_FLOAT && TARGET_MAVERICK) \
1570 || ((REGNO) == FIRST_IWMMXT_REGNUM && TARGET_IWMMXT_ABI) \
1571 || (TARGET_ARM && ((REGNO) == FIRST_FPA_REGNUM) \
1572 && TARGET_HARD_FLOAT && TARGET_FPA))
1574 /* How large values are returned */
1575 /* A C expression which can inhibit the returning of certain function values
1576 in registers, based on the type of value. */
1577 #define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
1579 /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1580 values must be in memory. On the ARM, they need only do so if larger
1581 than a word, or if they contain elements offset from zero in the struct. */
1582 #define DEFAULT_PCC_STRUCT_RETURN 0
1584 /* Flags for the call/call_value rtl operations set up by function_arg. */
1585 #define CALL_NORMAL 0x00000000 /* No special processing. */
1586 #define CALL_LONG 0x00000001 /* Always call indirect. */
1587 #define CALL_SHORT 0x00000002 /* Never call indirect. */
1589 /* These bits describe the different types of function supported
1590 by the ARM backend. They are exclusive. ie a function cannot be both a
1591 normal function and an interworked function, for example. Knowing the
1592 type of a function is important for determining its prologue and
1593 epilogue sequences.
1594 Note value 7 is currently unassigned. Also note that the interrupt
1595 function types all have bit 2 set, so that they can be tested for easily.
1596 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1597 machine_function structure is initialized (to zero) func_type will
1598 default to unknown. This will force the first use of arm_current_func_type
1599 to call arm_compute_func_type. */
1600 #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1601 #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1602 #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1603 #define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1604 #define ARM_FT_ISR 4 /* An interrupt service routine. */
1605 #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1606 #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1608 #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1610 /* In addition functions can have several type modifiers,
1611 outlined by these bit masks: */
1612 #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1613 #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1614 #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1615 #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1617 /* Some macros to test these flags. */
1618 #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1619 #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1620 #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1621 #define IS_NAKED(t) (t & ARM_FT_NAKED)
1622 #define IS_NESTED(t) (t & ARM_FT_NESTED)
1625 /* Structure used to hold the function stack frame layout. Offsets are
1626 relative to the stack pointer on function entry. Positive offsets are
1627 in the direction of stack growth.
1628 Only soft_frame is used in thumb mode. */
1630 typedef struct arm_stack_offsets GTY(())
1632 int saved_args; /* ARG_POINTER_REGNUM. */
1633 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1634 int saved_regs;
1635 int soft_frame; /* FRAME_POINTER_REGNUM. */
1636 int outgoing_args; /* STACK_POINTER_REGNUM. */
1638 arm_stack_offsets;
1640 /* A C structure for machine-specific, per-function data.
1641 This is added to the cfun structure. */
1642 typedef struct machine_function GTY(())
1644 /* Additional stack adjustment in __builtin_eh_throw. */
1645 rtx eh_epilogue_sp_ofs;
1646 /* Records if LR has to be saved for far jumps. */
1647 int far_jump_used;
1648 /* Records if ARG_POINTER was ever live. */
1649 int arg_pointer_live;
1650 /* Records if the save of LR has been eliminated. */
1651 int lr_save_eliminated;
1652 /* The size of the stack frame. Only valid after reload. */
1653 arm_stack_offsets stack_offsets;
1654 /* Records the type of the current function. */
1655 unsigned long func_type;
1656 /* Record if the function has a variable argument list. */
1657 int uses_anonymous_args;
1658 /* Records if sibcalls are blocked because an argument
1659 register is needed to preserve stack alignment. */
1660 int sibcall_blocked;
1662 machine_function;
1664 /* A C type for declaring a variable that is used as the first argument of
1665 `FUNCTION_ARG' and other related values. For some target machines, the
1666 type `int' suffices and can hold the number of bytes of argument so far. */
1667 typedef struct
1669 /* This is the number of registers of arguments scanned so far. */
1670 int nregs;
1671 /* This is the number of iWMMXt register arguments scanned so far. */
1672 int iwmmxt_nregs;
1673 int named_count;
1674 int nargs;
1675 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT. */
1676 int call_cookie;
1677 int can_split;
1678 } CUMULATIVE_ARGS;
1680 /* Define where to put the arguments to a function.
1681 Value is zero to push the argument on the stack,
1682 or a hard register in which to store the argument.
1684 MODE is the argument's machine mode.
1685 TYPE is the data type of the argument (as a tree).
1686 This is null for libcalls where that information may
1687 not be available.
1688 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1689 the preceding args and about the function being called.
1690 NAMED is nonzero if this argument is a named parameter
1691 (otherwise it is an extra parameter matching an ellipsis).
1693 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1694 other arguments are passed on the stack. If (NAMED == 0) (which happens
1695 only in assign_parms, since TARGET_SETUP_INCOMING_VARARGS is
1696 defined), say it is passed in the stack (function_prologue will
1697 indeed make it pass in the stack if necessary). */
1698 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1699 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1701 /* For an arg passed partly in registers and partly in memory,
1702 this is the number of registers used.
1703 For args passed entirely in registers or entirely in memory, zero. */
1704 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1705 (VECTOR_MODE_SUPPORTED_P (MODE) ? 0 : \
1706 NUM_ARG_REGS > (CUM).nregs \
1707 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE)) \
1708 && (CUM).can_split) \
1709 ? NUM_ARG_REGS - (CUM).nregs : 0)
1711 /* A C expression that indicates when an argument must be passed by
1712 reference. If nonzero for an argument, a copy of that argument is
1713 made in memory and a pointer to the argument is passed instead of
1714 the argument itself. The pointer is passed in whatever way is
1715 appropriate for passing a pointer to that type. */
1716 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1717 arm_function_arg_pass_by_reference (&CUM, MODE, TYPE, NAMED)
1719 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1720 for a call to a function whose data type is FNTYPE.
1721 For a library call, FNTYPE is 0.
1722 On the ARM, the offset starts at 0. */
1723 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1724 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1726 /* Update the data in CUM to advance over an argument
1727 of mode MODE and data type TYPE.
1728 (TYPE is null for libcalls where that information may not be available.) */
1729 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1730 (CUM).nargs += 1; \
1731 if (VECTOR_MODE_SUPPORTED_P (MODE) \
1732 && (CUM).named_count > (CUM).nargs) \
1733 (CUM).iwmmxt_nregs += 1; \
1734 else \
1735 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
1737 /* If defined, a C expression that gives the alignment boundary, in bits, of an
1738 argument with the specified mode and type. If it is not defined,
1739 `PARM_BOUNDARY' is used for all arguments. */
1740 #define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
1741 ((ARM_DOUBLEWORD_ALIGN && arm_needs_doubleword_align (MODE, TYPE)) \
1742 ? DOUBLEWORD_ALIGNMENT \
1743 : PARM_BOUNDARY )
1745 /* 1 if N is a possible register number for function argument passing.
1746 On the ARM, r0-r3 are used to pass args. */
1747 #define FUNCTION_ARG_REGNO_P(REGNO) \
1748 (IN_RANGE ((REGNO), 0, 3) \
1749 || (TARGET_IWMMXT_ABI \
1750 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1752 /* Implement `va_arg'. */
1753 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1754 arm_va_arg (valist, type)
1757 /* If your target environment doesn't prefix user functions with an
1758 underscore, you may wish to re-define this to prevent any conflicts.
1759 e.g. AOF may prefix mcount with an underscore. */
1760 #ifndef ARM_MCOUNT_NAME
1761 #define ARM_MCOUNT_NAME "*mcount"
1762 #endif
1764 /* Call the function profiler with a given profile label. The Acorn
1765 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1766 On the ARM the full profile code will look like:
1767 .data
1769 .word 0
1770 .text
1771 mov ip, lr
1772 bl mcount
1773 .word LP1
1775 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1776 will output the .text section.
1778 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1779 ``prof'' doesn't seem to mind about this!
1781 Note - this version of the code is designed to work in both ARM and
1782 Thumb modes. */
1783 #ifndef ARM_FUNCTION_PROFILER
1784 #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1786 char temp[20]; \
1787 rtx sym; \
1789 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1790 IP_REGNUM, LR_REGNUM); \
1791 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1792 fputc ('\n', STREAM); \
1793 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1794 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
1795 assemble_aligned_integer (UNITS_PER_WORD, sym); \
1797 #endif
1799 #ifdef THUMB_FUNCTION_PROFILER
1800 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1801 if (TARGET_ARM) \
1802 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1803 else \
1804 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1805 #else
1806 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1807 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1808 #endif
1810 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1811 the stack pointer does not matter. The value is tested only in
1812 functions that have frame pointers.
1813 No definition is equivalent to always zero.
1815 On the ARM, the function epilogue recovers the stack pointer from the
1816 frame. */
1817 #define EXIT_IGNORE_STACK 1
1819 #define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1821 /* Determine if the epilogue should be output as RTL.
1822 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1823 #define USE_RETURN_INSN(ISCOND) \
1824 (TARGET_ARM ? use_return_insn (ISCOND, NULL) : 0)
1826 /* Definitions for register eliminations.
1828 This is an array of structures. Each structure initializes one pair
1829 of eliminable registers. The "from" register number is given first,
1830 followed by "to". Eliminations of the same "from" register are listed
1831 in order of preference.
1833 We have two registers that can be eliminated on the ARM. First, the
1834 arg pointer register can often be eliminated in favor of the stack
1835 pointer register. Secondly, the pseudo frame pointer register can always
1836 be eliminated; it is replaced with either the stack or the real frame
1837 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1838 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1840 #define ELIMINABLE_REGS \
1841 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1842 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1843 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1844 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1845 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1846 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1847 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1849 /* Given FROM and TO register numbers, say whether this elimination is
1850 allowed. Frame pointer elimination is automatically handled.
1852 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
1853 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
1854 pointer, we must eliminate FRAME_POINTER_REGNUM into
1855 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1856 ARG_POINTER_REGNUM. */
1857 #define CAN_ELIMINATE(FROM, TO) \
1858 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1859 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1860 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1861 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1864 #define THUMB_REG_PUSHED_P(reg) \
1865 (regs_ever_live [reg] \
1866 && (! call_used_regs [reg] \
1867 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1868 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1870 /* Define the offset between two registers, one to be eliminated, and the
1871 other its replacement, at the start of a routine. */
1872 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1873 if (TARGET_ARM) \
1874 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1875 else \
1876 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1878 /* Special case handling of the location of arguments passed on the stack. */
1879 #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1881 /* Initialize data used by insn expanders. This is called from insn_emit,
1882 once for every function before code is generated. */
1883 #define INIT_EXPANDERS arm_init_expanders ()
1885 /* Output assembler code for a block containing the constant parts
1886 of a trampoline, leaving space for the variable parts.
1888 On the ARM, (if r8 is the static chain regnum, and remembering that
1889 referencing pc adds an offset of 8) the trampoline looks like:
1890 ldr r8, [pc, #0]
1891 ldr pc, [pc]
1892 .word static chain value
1893 .word function's address
1894 XXX FIXME: When the trampoline returns, r8 will be clobbered. */
1895 #define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1897 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1898 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1899 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1900 PC_REGNUM, PC_REGNUM); \
1901 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1902 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1905 /* On the Thumb we always switch into ARM mode to execute the trampoline.
1906 Why - because it is easier. This code will always be branched to via
1907 a BX instruction and since the compiler magically generates the address
1908 of the function the linker has no opportunity to ensure that the
1909 bottom bit is set. Thus the processor will be in ARM mode when it
1910 reaches this code. So we duplicate the ARM trampoline code and add
1911 a switch into Thumb mode as well. */
1912 #define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1914 fprintf (FILE, "\t.code 32\n"); \
1915 fprintf (FILE, ".Ltrampoline_start:\n"); \
1916 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1917 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1918 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1919 IP_REGNUM, PC_REGNUM); \
1920 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1921 IP_REGNUM, IP_REGNUM); \
1922 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1923 fprintf (FILE, "\t.word\t0\n"); \
1924 fprintf (FILE, "\t.word\t0\n"); \
1925 fprintf (FILE, "\t.code 16\n"); \
1928 #define TRAMPOLINE_TEMPLATE(FILE) \
1929 if (TARGET_ARM) \
1930 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1931 else \
1932 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1934 /* Length in units of the trampoline for entering a nested function. */
1935 #define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
1937 /* Alignment required for a trampoline in bits. */
1938 #define TRAMPOLINE_ALIGNMENT 32
1940 /* Emit RTL insns to initialize the variable parts of a trampoline.
1941 FNADDR is an RTX for the address of the function's pure code.
1942 CXT is an RTX for the static chain value for the function. */
1943 #ifndef INITIALIZE_TRAMPOLINE
1944 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1946 emit_move_insn (gen_rtx_MEM (SImode, \
1947 plus_constant (TRAMP, \
1948 TARGET_ARM ? 8 : 16)), \
1949 CXT); \
1950 emit_move_insn (gen_rtx_MEM (SImode, \
1951 plus_constant (TRAMP, \
1952 TARGET_ARM ? 12 : 20)), \
1953 FNADDR); \
1955 #endif
1958 /* Addressing modes, and classification of registers for them. */
1959 #define HAVE_POST_INCREMENT 1
1960 #define HAVE_PRE_INCREMENT TARGET_ARM
1961 #define HAVE_POST_DECREMENT TARGET_ARM
1962 #define HAVE_PRE_DECREMENT TARGET_ARM
1963 #define HAVE_PRE_MODIFY_DISP TARGET_ARM
1964 #define HAVE_POST_MODIFY_DISP TARGET_ARM
1965 #define HAVE_PRE_MODIFY_REG TARGET_ARM
1966 #define HAVE_POST_MODIFY_REG TARGET_ARM
1968 /* Macros to check register numbers against specific register classes. */
1970 /* These assume that REGNO is a hard or pseudo reg number.
1971 They give nonzero only if REGNO is a hard reg of the suitable class
1972 or a pseudo reg currently allocated to a suitable hard reg.
1973 Since they use reg_renumber, they are safe only once reg_renumber
1974 has been allocated, which happens in local-alloc.c. */
1975 #define TEST_REGNO(R, TEST, VALUE) \
1976 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1978 /* On the ARM, don't allow the pc to be used. */
1979 #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1980 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1981 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1982 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1984 #define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1985 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1986 || (GET_MODE_SIZE (MODE) >= 4 \
1987 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1989 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1990 (TARGET_THUMB \
1991 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
1992 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1994 /* For ARM code, we don't care about the mode, but for Thumb, the index
1995 must be suitable for use in a QImode load. */
1996 #define REGNO_OK_FOR_INDEX_P(REGNO) \
1997 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
1999 /* Maximum number of registers that can appear in a valid memory address.
2000 Shifts in addresses can't be by a register. */
2001 #define MAX_REGS_PER_ADDRESS 2
2003 /* Recognize any constant value that is a valid address. */
2004 /* XXX We can address any constant, eventually... */
2006 #ifdef AOF_ASSEMBLER
2008 #define CONSTANT_ADDRESS_P(X) \
2009 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
2011 #else
2013 #define CONSTANT_ADDRESS_P(X) \
2014 (GET_CODE (X) == SYMBOL_REF \
2015 && (CONSTANT_POOL_ADDRESS_P (X) \
2016 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
2018 #endif /* AOF_ASSEMBLER */
2020 /* Nonzero if the constant value X is a legitimate general operand.
2021 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2023 On the ARM, allow any integer (invalid ones are removed later by insn
2024 patterns), nice doubles and symbol_refs which refer to the function's
2025 constant pool XXX.
2027 When generating pic allow anything. */
2028 #define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2030 #define THUMB_LEGITIMATE_CONSTANT_P(X) \
2031 ( GET_CODE (X) == CONST_INT \
2032 || GET_CODE (X) == CONST_DOUBLE \
2033 || GET_CODE (X) == CONSTANT_P_RTX \
2034 || CONSTANT_ADDRESS_P (X) \
2035 || flag_pic)
2037 #define LEGITIMATE_CONSTANT_P(X) \
2038 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2040 /* Special characters prefixed to function names
2041 in order to encode attribute like information.
2042 Note, '@' and '*' have already been taken. */
2043 #define SHORT_CALL_FLAG_CHAR '^'
2044 #define LONG_CALL_FLAG_CHAR '#'
2046 #define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2047 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2049 #define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2050 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2052 #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2053 #define SUBTARGET_NAME_ENCODING_LENGTHS
2054 #endif
2056 /* This is a C fragment for the inside of a switch statement.
2057 Each case label should return the number of characters to
2058 be stripped from the start of a function's name, if that
2059 name starts with the indicated character. */
2060 #define ARM_NAME_ENCODING_LENGTHS \
2061 case SHORT_CALL_FLAG_CHAR: return 1; \
2062 case LONG_CALL_FLAG_CHAR: return 1; \
2063 case '*': return 1; \
2064 SUBTARGET_NAME_ENCODING_LENGTHS
2066 /* This is how to output a reference to a user-level label named NAME.
2067 `assemble_name' uses this. */
2068 #undef ASM_OUTPUT_LABELREF
2069 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
2070 arm_asm_output_labelref (FILE, NAME)
2072 #define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
2073 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
2075 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2076 and check its validity for a certain class.
2077 We have two alternate definitions for each of them.
2078 The usual definition accepts all pseudo regs; the other rejects
2079 them unless they have been allocated suitable hard regs.
2080 The symbol REG_OK_STRICT causes the latter definition to be used. */
2081 #ifndef REG_OK_STRICT
2083 #define ARM_REG_OK_FOR_BASE_P(X) \
2084 (REGNO (X) <= LAST_ARM_REGNUM \
2085 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2086 || REGNO (X) == FRAME_POINTER_REGNUM \
2087 || REGNO (X) == ARG_POINTER_REGNUM)
2089 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2090 (REGNO (X) <= LAST_LO_REGNUM \
2091 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2092 || (GET_MODE_SIZE (MODE) >= 4 \
2093 && (REGNO (X) == STACK_POINTER_REGNUM \
2094 || (X) == hard_frame_pointer_rtx \
2095 || (X) == arg_pointer_rtx)))
2097 #define REG_STRICT_P 0
2099 #else /* REG_OK_STRICT */
2101 #define ARM_REG_OK_FOR_BASE_P(X) \
2102 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
2104 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2105 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
2107 #define REG_STRICT_P 1
2109 #endif /* REG_OK_STRICT */
2111 /* Now define some helpers in terms of the above. */
2113 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2114 (TARGET_THUMB \
2115 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2116 : ARM_REG_OK_FOR_BASE_P (X))
2118 #define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2120 /* For Thumb, a valid index register is anything that can be used in
2121 a byte load instruction. */
2122 #define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2124 /* Nonzero if X is a hard reg that can be used as an index
2125 or if it is a pseudo reg. On the Thumb, the stack pointer
2126 is not suitable. */
2127 #define REG_OK_FOR_INDEX_P(X) \
2128 (TARGET_THUMB \
2129 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2130 : ARM_REG_OK_FOR_INDEX_P (X))
2133 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2134 that is a valid memory address for an instruction.
2135 The MODE argument is the machine mode for the MEM expression
2136 that wants to use this address. */
2138 #define ARM_BASE_REGISTER_RTX_P(X) \
2139 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
2141 #define ARM_INDEX_REGISTER_RTX_P(X) \
2142 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
2144 #define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2146 if (arm_legitimate_address_p (MODE, X, SET, REG_STRICT_P)) \
2147 goto WIN; \
2150 #define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2152 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2153 goto WIN; \
2156 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2157 if (TARGET_ARM) \
2158 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2159 else /* if (TARGET_THUMB) */ \
2160 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2163 /* Try machine-dependent ways of modifying an illegitimate address
2164 to be legitimate. If we find one, return the new, valid address. */
2165 #define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2166 do { \
2167 X = arm_legitimize_address (X, OLDX, MODE); \
2168 } while (0)
2170 #define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2171 do { \
2172 X = thumb_legitimize_address (X, OLDX, MODE); \
2173 } while (0)
2175 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2176 do { \
2177 if (TARGET_ARM) \
2178 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2179 else \
2180 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2182 if (memory_address_p (MODE, X)) \
2183 goto WIN; \
2184 } while (0)
2186 /* Go to LABEL if ADDR (a legitimate address expression)
2187 has an effect that depends on the machine mode it is used for. */
2188 #define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2190 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2191 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
2192 goto LABEL; \
2195 /* Nothing helpful to do for the Thumb */
2196 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2197 if (TARGET_ARM) \
2198 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
2201 /* Specify the machine mode that this machine uses
2202 for the index in the tablejump instruction. */
2203 #define CASE_VECTOR_MODE Pmode
2205 /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2206 unsigned is probably best, but may break some code. */
2207 #ifndef DEFAULT_SIGNED_CHAR
2208 #define DEFAULT_SIGNED_CHAR 0
2209 #endif
2211 /* Don't cse the address of the function being compiled. */
2212 #define NO_RECURSIVE_FUNCTION_CSE 1
2214 /* Max number of bytes we can move from memory to memory
2215 in one reasonably fast instruction. */
2216 #define MOVE_MAX 4
2218 #undef MOVE_RATIO
2219 #define MOVE_RATIO (arm_tune_xscale ? 4 : 2)
2221 /* Define if operations between registers always perform the operation
2222 on the full register even if a narrower mode is specified. */
2223 #define WORD_REGISTER_OPERATIONS
2225 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2226 will either zero-extend or sign-extend. The value of this macro should
2227 be the code that says which one of the two operations is implicitly
2228 done, NIL if none. */
2229 #define LOAD_EXTEND_OP(MODE) \
2230 (TARGET_THUMB ? ZERO_EXTEND : \
2231 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2232 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
2234 /* Nonzero if access to memory by bytes is slow and undesirable. */
2235 #define SLOW_BYTE_ACCESS 0
2237 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2239 /* Immediate shift counts are truncated by the output routines (or was it
2240 the assembler?). Shift counts in a register are truncated by ARM. Note
2241 that the native compiler puts too large (> 32) immediate shift counts
2242 into a register and shifts by the register, letting the ARM decide what
2243 to do instead of doing that itself. */
2244 /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2245 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2246 On the arm, Y in a register is used modulo 256 for the shift. Only for
2247 rotates is modulo 32 used. */
2248 /* #define SHIFT_COUNT_TRUNCATED 1 */
2250 /* All integers have the same format so truncation is easy. */
2251 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2253 /* Calling from registers is a massive pain. */
2254 #define NO_FUNCTION_CSE 1
2256 /* The machine modes of pointers and functions */
2257 #define Pmode SImode
2258 #define FUNCTION_MODE Pmode
2260 #define ARM_FRAME_RTX(X) \
2261 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2262 || (X) == arg_pointer_rtx)
2264 /* Moves to and from memory are quite expensive */
2265 #define MEMORY_MOVE_COST(M, CLASS, IN) \
2266 (TARGET_ARM ? 10 : \
2267 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2268 * (CLASS == LO_REGS ? 1 : 2)))
2270 /* Try to generate sequences that don't involve branches, we can then use
2271 conditional instructions */
2272 #define BRANCH_COST \
2273 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
2275 /* Position Independent Code. */
2276 /* We decide which register to use based on the compilation options and
2277 the assembler in use; this is more general than the APCS restriction of
2278 using sb (r9) all the time. */
2279 extern int arm_pic_register;
2281 /* Used when parsing command line option -mpic-register=. */
2282 extern const char * arm_pic_register_string;
2284 /* The register number of the register used to address a table of static
2285 data addresses in memory. */
2286 #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2288 #define FINALIZE_PIC arm_finalize_pic (1)
2290 /* We can't directly access anything that contains a symbol,
2291 nor can we indirect via the constant pool. */
2292 #define LEGITIMATE_PIC_OPERAND_P(X) \
2293 (!(symbol_mentioned_p (X) \
2294 || label_mentioned_p (X) \
2295 || (GET_CODE (X) == SYMBOL_REF \
2296 && CONSTANT_POOL_ADDRESS_P (X) \
2297 && (symbol_mentioned_p (get_pool_constant (X)) \
2298 || label_mentioned_p (get_pool_constant (X))))))
2300 /* We need to know when we are making a constant pool; this determines
2301 whether data needs to be in the GOT or can be referenced via a GOT
2302 offset. */
2303 extern int making_const_table;
2305 /* Handle pragmas for compatibility with Intel's compilers. */
2306 #define REGISTER_TARGET_PRAGMAS() do { \
2307 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2308 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2309 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2310 } while (0)
2312 /* Condition code information. */
2313 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2314 return the mode to be used for the comparison. */
2316 #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2318 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2320 #define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2321 do \
2323 if (GET_CODE (OP1) == CONST_INT \
2324 && ! (const_ok_for_arm (INTVAL (OP1)) \
2325 || (const_ok_for_arm (- INTVAL (OP1))))) \
2327 rtx const_op = OP1; \
2328 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2329 OP1 = const_op; \
2332 while (0)
2334 /* The arm5 clz instruction returns 32. */
2335 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
2337 #undef ASM_APP_OFF
2338 #define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
2340 /* Output a push or a pop instruction (only used when profiling). */
2341 #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2342 do \
2344 if (TARGET_ARM) \
2345 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2346 STACK_POINTER_REGNUM, REGNO); \
2347 else \
2348 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2349 } while (0)
2352 #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2353 do \
2355 if (TARGET_ARM) \
2356 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2357 STACK_POINTER_REGNUM, REGNO); \
2358 else \
2359 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2360 } while (0)
2362 /* This is how to output a label which precedes a jumptable. Since
2363 Thumb instructions are 2 bytes, we may need explicit alignment here. */
2364 #undef ASM_OUTPUT_CASE_LABEL
2365 #define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2366 do \
2368 if (TARGET_THUMB) \
2369 ASM_OUTPUT_ALIGN (FILE, 2); \
2370 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
2372 while (0)
2374 #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2375 do \
2377 if (TARGET_THUMB) \
2379 if (is_called_in_ARM_mode (DECL) \
2380 || current_function_is_thunk) \
2381 fprintf (STREAM, "\t.code 32\n") ; \
2382 else \
2383 fprintf (STREAM, "\t.code 16\n\t.thumb_func\n") ; \
2385 if (TARGET_POKE_FUNCTION_NAME) \
2386 arm_poke_function_name (STREAM, (char *) NAME); \
2388 while (0)
2390 /* For aliases of functions we use .thumb_set instead. */
2391 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2392 do \
2394 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2395 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2397 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2399 fprintf (FILE, "\t.thumb_set "); \
2400 assemble_name (FILE, LABEL1); \
2401 fprintf (FILE, ","); \
2402 assemble_name (FILE, LABEL2); \
2403 fprintf (FILE, "\n"); \
2405 else \
2406 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2408 while (0)
2410 #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2411 /* To support -falign-* switches we need to use .p2align so
2412 that alignment directives in code sections will be padded
2413 with no-op instructions, rather than zeroes. */
2414 #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2415 if ((LOG) != 0) \
2417 if ((MAX_SKIP) == 0) \
2418 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2419 else \
2420 fprintf ((FILE), "\t.p2align %d,,%d\n", \
2421 (int) (LOG), (int) (MAX_SKIP)); \
2423 #endif
2425 /* Only perform branch elimination (by making instructions conditional) if
2426 we're optimizing. Otherwise it's of no use anyway. */
2427 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2428 if (TARGET_ARM && optimize) \
2429 arm_final_prescan_insn (INSN); \
2430 else if (TARGET_THUMB) \
2431 thumb_final_prescan_insn (INSN)
2433 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2434 (CODE == '@' || CODE == '|' \
2435 || (TARGET_ARM && (CODE == '?')) \
2436 || (TARGET_THUMB && (CODE == '_')))
2438 /* Output an operand of an instruction. */
2439 #define PRINT_OPERAND(STREAM, X, CODE) \
2440 arm_print_operand (STREAM, X, CODE)
2442 #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2443 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2444 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2445 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2446 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2447 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2448 : 0))))
2450 /* Output the address of an operand. */
2451 #define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2453 int is_minus = GET_CODE (X) == MINUS; \
2455 if (GET_CODE (X) == REG) \
2456 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2457 else if (GET_CODE (X) == PLUS || is_minus) \
2459 rtx base = XEXP (X, 0); \
2460 rtx index = XEXP (X, 1); \
2461 HOST_WIDE_INT offset = 0; \
2462 if (GET_CODE (base) != REG) \
2464 /* Ensure that BASE is a register. */ \
2465 /* (one of them must be). */ \
2466 rtx temp = base; \
2467 base = index; \
2468 index = temp; \
2470 switch (GET_CODE (index)) \
2472 case CONST_INT: \
2473 offset = INTVAL (index); \
2474 if (is_minus) \
2475 offset = -offset; \
2476 asm_fprintf (STREAM, "[%r, #%wd]", \
2477 REGNO (base), offset); \
2478 break; \
2480 case REG: \
2481 asm_fprintf (STREAM, "[%r, %s%r]", \
2482 REGNO (base), is_minus ? "-" : "", \
2483 REGNO (index)); \
2484 break; \
2486 case MULT: \
2487 case ASHIFTRT: \
2488 case LSHIFTRT: \
2489 case ASHIFT: \
2490 case ROTATERT: \
2492 asm_fprintf (STREAM, "[%r, %s%r", \
2493 REGNO (base), is_minus ? "-" : "", \
2494 REGNO (XEXP (index, 0))); \
2495 arm_print_operand (STREAM, index, 'S'); \
2496 fputs ("]", STREAM); \
2497 break; \
2500 default: \
2501 abort(); \
2504 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2505 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2507 extern enum machine_mode output_memory_reference_mode; \
2509 if (GET_CODE (XEXP (X, 0)) != REG) \
2510 abort (); \
2512 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2513 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2514 REGNO (XEXP (X, 0)), \
2515 GET_CODE (X) == PRE_DEC ? "-" : "", \
2516 GET_MODE_SIZE (output_memory_reference_mode)); \
2517 else \
2518 asm_fprintf (STREAM, "[%r], #%s%d", \
2519 REGNO (XEXP (X, 0)), \
2520 GET_CODE (X) == POST_DEC ? "-" : "", \
2521 GET_MODE_SIZE (output_memory_reference_mode)); \
2523 else if (GET_CODE (X) == PRE_MODIFY) \
2525 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2526 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2527 asm_fprintf (STREAM, "#%wd]!", \
2528 INTVAL (XEXP (XEXP (X, 1), 1))); \
2529 else \
2530 asm_fprintf (STREAM, "%r]!", \
2531 REGNO (XEXP (XEXP (X, 1), 1))); \
2533 else if (GET_CODE (X) == POST_MODIFY) \
2535 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2536 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2537 asm_fprintf (STREAM, "#%wd", \
2538 INTVAL (XEXP (XEXP (X, 1), 1))); \
2539 else \
2540 asm_fprintf (STREAM, "%r", \
2541 REGNO (XEXP (XEXP (X, 1), 1))); \
2543 else output_addr_const (STREAM, X); \
2546 #define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2548 if (GET_CODE (X) == REG) \
2549 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2550 else if (GET_CODE (X) == POST_INC) \
2551 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2552 else if (GET_CODE (X) == PLUS) \
2554 if (GET_CODE (XEXP (X, 0)) != REG) \
2555 abort (); \
2556 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2557 asm_fprintf (STREAM, "[%r, #%wd]", \
2558 REGNO (XEXP (X, 0)), \
2559 INTVAL (XEXP (X, 1))); \
2560 else \
2561 asm_fprintf (STREAM, "[%r, %r]", \
2562 REGNO (XEXP (X, 0)), \
2563 REGNO (XEXP (X, 1))); \
2565 else \
2566 output_addr_const (STREAM, X); \
2569 #define PRINT_OPERAND_ADDRESS(STREAM, X) \
2570 if (TARGET_ARM) \
2571 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2572 else \
2573 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2575 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2576 if (GET_CODE (X) != CONST_VECTOR \
2577 || ! arm_emit_vector_const (FILE, X)) \
2578 goto FAIL;
2580 /* A C expression whose value is RTL representing the value of the return
2581 address for the frame COUNT steps up from the current frame. */
2583 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2584 arm_return_addr (COUNT, FRAME)
2586 /* Mask of the bits in the PC that contain the real return address
2587 when running in 26-bit mode. */
2588 #define RETURN_ADDR_MASK26 (0x03fffffc)
2590 /* Pick up the return address upon entry to a procedure. Used for
2591 dwarf2 unwind information. This also enables the table driven
2592 mechanism. */
2593 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2594 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2596 /* Used to mask out junk bits from the return address, such as
2597 processor state, interrupt status, condition codes and the like. */
2598 #define MASK_RETURN_ADDR \
2599 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2600 in 26 bit mode, the condition codes must be masked out of the \
2601 return address. This does not apply to ARM6 and later processors \
2602 when running in 32 bit mode. */ \
2603 ((!TARGET_APCS_32) ? (gen_int_mode (RETURN_ADDR_MASK26, Pmode)) \
2604 : (arm_arch4 || TARGET_THUMB) ? \
2605 (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2606 : arm_gen_return_addr_mask ())
2609 /* Define the codes that are matched by predicates in arm.c */
2610 #define PREDICATE_CODES \
2611 {"s_register_operand", {SUBREG, REG}}, \
2612 {"arm_general_register_operand", {SUBREG, REG}}, \
2613 {"arm_hard_register_operand", {REG}}, \
2614 {"f_register_operand", {SUBREG, REG}}, \
2615 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2616 {"arm_addimm_operand", {CONST_INT}}, \
2617 {"arm_float_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2618 {"arm_float_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2619 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2620 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2621 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2622 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2623 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2624 {"thumb_cmpneg_operand", {CONST_INT}}, \
2625 {"thumb_cbrch_target_operand", {SUBREG, REG, MEM}}, \
2626 {"offsettable_memory_operand", {MEM}}, \
2627 {"alignable_memory_operand", {MEM}}, \
2628 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2629 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2630 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2631 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2632 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2633 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2634 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2635 {"load_multiple_operation", {PARALLEL}}, \
2636 {"store_multiple_operation", {PARALLEL}}, \
2637 {"equality_operator", {EQ, NE}}, \
2638 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2639 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2640 UNGE, UNGT}}, \
2641 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2642 {"const_shift_operand", {CONST_INT}}, \
2643 {"multi_register_push", {PARALLEL}}, \
2644 {"cc_register", {REG}}, \
2645 {"logical_binary_operator", {AND, IOR, XOR}}, \
2646 {"cirrus_register_operand", {REG}}, \
2647 {"cirrus_fp_register", {REG}}, \
2648 {"cirrus_shift_const", {CONST_INT}}, \
2649 {"dominant_cc_register", {REG}}, \
2650 {"arm_float_compare_operand", {REG, CONST_DOUBLE}}, \
2651 {"vfp_compare_operand", {REG, CONST_DOUBLE}},
2653 /* Define this if you have special predicates that know special things
2654 about modes. Genrecog will warn about certain forms of
2655 match_operand without a mode; if the operand predicate is listed in
2656 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
2657 #define SPECIAL_MODE_PREDICATES \
2658 "cc_register", "dominant_cc_register",
2660 enum arm_builtins
2662 ARM_BUILTIN_GETWCX,
2663 ARM_BUILTIN_SETWCX,
2665 ARM_BUILTIN_WZERO,
2667 ARM_BUILTIN_WAVG2BR,
2668 ARM_BUILTIN_WAVG2HR,
2669 ARM_BUILTIN_WAVG2B,
2670 ARM_BUILTIN_WAVG2H,
2672 ARM_BUILTIN_WACCB,
2673 ARM_BUILTIN_WACCH,
2674 ARM_BUILTIN_WACCW,
2676 ARM_BUILTIN_WMACS,
2677 ARM_BUILTIN_WMACSZ,
2678 ARM_BUILTIN_WMACU,
2679 ARM_BUILTIN_WMACUZ,
2681 ARM_BUILTIN_WSADB,
2682 ARM_BUILTIN_WSADBZ,
2683 ARM_BUILTIN_WSADH,
2684 ARM_BUILTIN_WSADHZ,
2686 ARM_BUILTIN_WALIGN,
2688 ARM_BUILTIN_TMIA,
2689 ARM_BUILTIN_TMIAPH,
2690 ARM_BUILTIN_TMIABB,
2691 ARM_BUILTIN_TMIABT,
2692 ARM_BUILTIN_TMIATB,
2693 ARM_BUILTIN_TMIATT,
2695 ARM_BUILTIN_TMOVMSKB,
2696 ARM_BUILTIN_TMOVMSKH,
2697 ARM_BUILTIN_TMOVMSKW,
2699 ARM_BUILTIN_TBCSTB,
2700 ARM_BUILTIN_TBCSTH,
2701 ARM_BUILTIN_TBCSTW,
2703 ARM_BUILTIN_WMADDS,
2704 ARM_BUILTIN_WMADDU,
2706 ARM_BUILTIN_WPACKHSS,
2707 ARM_BUILTIN_WPACKWSS,
2708 ARM_BUILTIN_WPACKDSS,
2709 ARM_BUILTIN_WPACKHUS,
2710 ARM_BUILTIN_WPACKWUS,
2711 ARM_BUILTIN_WPACKDUS,
2713 ARM_BUILTIN_WADDB,
2714 ARM_BUILTIN_WADDH,
2715 ARM_BUILTIN_WADDW,
2716 ARM_BUILTIN_WADDSSB,
2717 ARM_BUILTIN_WADDSSH,
2718 ARM_BUILTIN_WADDSSW,
2719 ARM_BUILTIN_WADDUSB,
2720 ARM_BUILTIN_WADDUSH,
2721 ARM_BUILTIN_WADDUSW,
2722 ARM_BUILTIN_WSUBB,
2723 ARM_BUILTIN_WSUBH,
2724 ARM_BUILTIN_WSUBW,
2725 ARM_BUILTIN_WSUBSSB,
2726 ARM_BUILTIN_WSUBSSH,
2727 ARM_BUILTIN_WSUBSSW,
2728 ARM_BUILTIN_WSUBUSB,
2729 ARM_BUILTIN_WSUBUSH,
2730 ARM_BUILTIN_WSUBUSW,
2732 ARM_BUILTIN_WAND,
2733 ARM_BUILTIN_WANDN,
2734 ARM_BUILTIN_WOR,
2735 ARM_BUILTIN_WXOR,
2737 ARM_BUILTIN_WCMPEQB,
2738 ARM_BUILTIN_WCMPEQH,
2739 ARM_BUILTIN_WCMPEQW,
2740 ARM_BUILTIN_WCMPGTUB,
2741 ARM_BUILTIN_WCMPGTUH,
2742 ARM_BUILTIN_WCMPGTUW,
2743 ARM_BUILTIN_WCMPGTSB,
2744 ARM_BUILTIN_WCMPGTSH,
2745 ARM_BUILTIN_WCMPGTSW,
2747 ARM_BUILTIN_TEXTRMSB,
2748 ARM_BUILTIN_TEXTRMSH,
2749 ARM_BUILTIN_TEXTRMSW,
2750 ARM_BUILTIN_TEXTRMUB,
2751 ARM_BUILTIN_TEXTRMUH,
2752 ARM_BUILTIN_TEXTRMUW,
2753 ARM_BUILTIN_TINSRB,
2754 ARM_BUILTIN_TINSRH,
2755 ARM_BUILTIN_TINSRW,
2757 ARM_BUILTIN_WMAXSW,
2758 ARM_BUILTIN_WMAXSH,
2759 ARM_BUILTIN_WMAXSB,
2760 ARM_BUILTIN_WMAXUW,
2761 ARM_BUILTIN_WMAXUH,
2762 ARM_BUILTIN_WMAXUB,
2763 ARM_BUILTIN_WMINSW,
2764 ARM_BUILTIN_WMINSH,
2765 ARM_BUILTIN_WMINSB,
2766 ARM_BUILTIN_WMINUW,
2767 ARM_BUILTIN_WMINUH,
2768 ARM_BUILTIN_WMINUB,
2770 ARM_BUILTIN_WMULUM,
2771 ARM_BUILTIN_WMULSM,
2772 ARM_BUILTIN_WMULUL,
2774 ARM_BUILTIN_PSADBH,
2775 ARM_BUILTIN_WSHUFH,
2777 ARM_BUILTIN_WSLLH,
2778 ARM_BUILTIN_WSLLW,
2779 ARM_BUILTIN_WSLLD,
2780 ARM_BUILTIN_WSRAH,
2781 ARM_BUILTIN_WSRAW,
2782 ARM_BUILTIN_WSRAD,
2783 ARM_BUILTIN_WSRLH,
2784 ARM_BUILTIN_WSRLW,
2785 ARM_BUILTIN_WSRLD,
2786 ARM_BUILTIN_WRORH,
2787 ARM_BUILTIN_WRORW,
2788 ARM_BUILTIN_WRORD,
2789 ARM_BUILTIN_WSLLHI,
2790 ARM_BUILTIN_WSLLWI,
2791 ARM_BUILTIN_WSLLDI,
2792 ARM_BUILTIN_WSRAHI,
2793 ARM_BUILTIN_WSRAWI,
2794 ARM_BUILTIN_WSRADI,
2795 ARM_BUILTIN_WSRLHI,
2796 ARM_BUILTIN_WSRLWI,
2797 ARM_BUILTIN_WSRLDI,
2798 ARM_BUILTIN_WRORHI,
2799 ARM_BUILTIN_WRORWI,
2800 ARM_BUILTIN_WRORDI,
2802 ARM_BUILTIN_WUNPCKIHB,
2803 ARM_BUILTIN_WUNPCKIHH,
2804 ARM_BUILTIN_WUNPCKIHW,
2805 ARM_BUILTIN_WUNPCKILB,
2806 ARM_BUILTIN_WUNPCKILH,
2807 ARM_BUILTIN_WUNPCKILW,
2809 ARM_BUILTIN_WUNPCKEHSB,
2810 ARM_BUILTIN_WUNPCKEHSH,
2811 ARM_BUILTIN_WUNPCKEHSW,
2812 ARM_BUILTIN_WUNPCKEHUB,
2813 ARM_BUILTIN_WUNPCKEHUH,
2814 ARM_BUILTIN_WUNPCKEHUW,
2815 ARM_BUILTIN_WUNPCKELSB,
2816 ARM_BUILTIN_WUNPCKELSH,
2817 ARM_BUILTIN_WUNPCKELSW,
2818 ARM_BUILTIN_WUNPCKELUB,
2819 ARM_BUILTIN_WUNPCKELUH,
2820 ARM_BUILTIN_WUNPCKELUW,
2822 ARM_BUILTIN_MAX
2824 #endif /* ! GCC_ARM_H */