Handle TARGET_CPU_iwmmxt.
[official-gcc.git] / gcc / config / arm / arm.h
blobf3015b3e5676ab9530e23eb86482535de6b989b6
1 /* Definitions of target machine for GNU compiler, for ARM.
2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003 Free Software Foundation, Inc.
4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
5 and Martin Simmons (@harleqn.co.uk).
6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
26 #ifndef GCC_ARM_H
27 #define GCC_ARM_H
29 /* Target CPU builtins. */
30 #define TARGET_CPU_CPP_BUILTINS() \
31 do \
32 { \
33 if (TARGET_ARM) \
34 builtin_define ("__arm__"); \
35 else \
36 builtin_define ("__thumb__"); \
38 if (TARGET_BIG_END) \
39 { \
40 builtin_define ("__ARMEB__"); \
41 if (TARGET_THUMB) \
42 builtin_define ("__THUMBEB__"); \
43 if (TARGET_LITTLE_WORDS) \
44 builtin_define ("__ARMWEL__"); \
45 } \
46 else \
47 { \
48 builtin_define ("__ARMEL__"); \
49 if (TARGET_THUMB) \
50 builtin_define ("__THUMBEL__"); \
51 } \
53 if (TARGET_APCS_32) \
54 builtin_define ("__APCS_32__"); \
55 else \
56 builtin_define ("__APCS_26__"); \
58 if (TARGET_SOFT_FLOAT) \
59 builtin_define ("__SOFTFP__"); \
61 /* FIXME: TARGET_HARD_FLOAT currently implies \
62 FPA. */ \
63 if (TARGET_VFP && !TARGET_HARD_FLOAT) \
64 builtin_define ("__VFP_FP__"); \
66 /* Add a define for interworking. \
67 Needed when building libgcc.a. */ \
68 if (TARGET_INTERWORK) \
69 builtin_define ("__THUMB_INTERWORK__"); \
71 builtin_assert ("cpu=arm"); \
72 builtin_assert ("machine=arm"); \
73 } while (0)
75 #define TARGET_CPU_arm2 0x0000
76 #define TARGET_CPU_arm250 0x0000
77 #define TARGET_CPU_arm3 0x0000
78 #define TARGET_CPU_arm6 0x0001
79 #define TARGET_CPU_arm600 0x0001
80 #define TARGET_CPU_arm610 0x0002
81 #define TARGET_CPU_arm7 0x0001
82 #define TARGET_CPU_arm7m 0x0004
83 #define TARGET_CPU_arm7dm 0x0004
84 #define TARGET_CPU_arm7dmi 0x0004
85 #define TARGET_CPU_arm700 0x0001
86 #define TARGET_CPU_arm710 0x0002
87 #define TARGET_CPU_arm7100 0x0002
88 #define TARGET_CPU_arm7500 0x0002
89 #define TARGET_CPU_arm7500fe 0x1001
90 #define TARGET_CPU_arm7tdmi 0x0008
91 #define TARGET_CPU_arm8 0x0010
92 #define TARGET_CPU_arm810 0x0020
93 #define TARGET_CPU_strongarm 0x0040
94 #define TARGET_CPU_strongarm110 0x0040
95 #define TARGET_CPU_strongarm1100 0x0040
96 #define TARGET_CPU_arm9 0x0080
97 #define TARGET_CPU_arm9tdmi 0x0080
98 #define TARGET_CPU_xscale 0x0100
99 #define TARGET_CPU_ep9312 0x0200
100 #define TARGET_CPU_iwmmxt 0x0400
101 /* Configure didn't specify. */
102 #define TARGET_CPU_generic 0x8000
104 typedef enum arm_cond_code
106 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
107 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
109 arm_cc;
111 extern arm_cc arm_current_cc;
113 #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
115 extern int arm_target_label;
116 extern int arm_ccfsm_state;
117 extern GTY(()) rtx arm_target_insn;
118 /* Run-time compilation parameters selecting different hardware subsets. */
119 extern int target_flags;
120 /* The floating point instruction architecture, can be 2 or 3 */
121 extern const char * target_fp_name;
122 /* Define the information needed to generate branch insns. This is
123 stored from the compare operation. */
124 extern GTY(()) rtx arm_compare_op0;
125 extern GTY(()) rtx arm_compare_op1;
126 /* The label of the current constant pool. */
127 extern rtx pool_vector_label;
128 /* Set to 1 when a return insn is output, this means that the epilogue
129 is not needed. */
130 extern int return_used_this_function;
131 /* Used to produce AOF syntax assembler. */
132 extern GTY(()) rtx aof_pic_label;
134 /* Just in case configure has failed to define anything. */
135 #ifndef TARGET_CPU_DEFAULT
136 #define TARGET_CPU_DEFAULT TARGET_CPU_generic
137 #endif
139 /* If the configuration file doesn't specify the cpu, the subtarget may
140 override it. If it doesn't, then default to an ARM6. */
141 #if TARGET_CPU_DEFAULT == TARGET_CPU_generic
142 #undef TARGET_CPU_DEFAULT
144 #ifdef SUBTARGET_CPU_DEFAULT
145 #define TARGET_CPU_DEFAULT SUBTARGET_CPU_DEFAULT
146 #else
147 #define TARGET_CPU_DEFAULT TARGET_CPU_arm6
148 #endif
149 #endif
151 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm2
152 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_2__"
153 #else
154 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm6 || TARGET_CPU_DEFAULT == TARGET_CPU_arm610 || TARGET_CPU_DEFAULT == TARGET_CPU_arm7500fe
155 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3__"
156 #else
157 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm7m
158 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3M__"
159 #else
160 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm7tdmi || TARGET_CPU_DEFAULT == TARGET_CPU_arm9 || TARGET_CPU_DEFAULT == TARGET_CPU_arm9tdmi
161 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4T__"
162 #else
163 #if TARGET_CPU_DEFAULT == TARGET_CPU_arm8 || TARGET_CPU_DEFAULT == TARGET_CPU_arm810 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm110 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm1100
164 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4__"
165 #else
166 #if TARGET_CPU_DEFAULT == TARGET_CPU_xscale
167 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_5TE__ -D__XSCALE__"
168 #else
169 #if TARGET_CPU_DEFAULT == TARGET_CPU_ep9312
170 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4T__ -D__MAVERICK__"
171 /* Set TARGET_DEFAULT to the default, but without soft-float. */
172 #ifdef TARGET_DEFAULT
173 #undef TARGET_DEFAULT
174 #define TARGET_DEFAULT (ARM_FLAG_APCS_32 | ARM_FLAG_APCS_FRAME)
175 #endif /* TARGET_CPU_DEFAULT */
176 #if TARGET_CPU_DEFAULT == TARGET_CPU_iwmmxt
177 #define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_5TE__ -D__XSCALE__ -D__IWMMXT__"
178 #else
179 #error Unrecognized value in TARGET_CPU_DEFAULT.
180 #endif
181 #endif
182 #endif
183 #endif
184 #endif
185 #endif
186 #endif
187 #endif
189 #undef CPP_SPEC
190 #define CPP_SPEC "%(cpp_cpu_arch) %(subtarget_cpp_spec) \
191 %{mapcs-32:%{mapcs-26: \
192 %e-mapcs-26 and -mapcs-32 may not be used together}} \
193 %{msoft-float:%{mhard-float: \
194 %e-msoft-float and -mhard_float may not be used together}} \
195 %{mbig-endian:%{mlittle-endian: \
196 %e-mbig-endian and -mlittle-endian may not be used together}}"
198 /* Set the architecture define -- if -march= is set, then it overrides
199 the -mcpu= setting. */
200 #define CPP_CPU_ARCH_SPEC "\
201 %{march=arm2:-D__ARM_ARCH_2__} \
202 %{march=arm250:-D__ARM_ARCH_2__} \
203 %{march=arm3:-D__ARM_ARCH_2__} \
204 %{march=arm6:-D__ARM_ARCH_3__} \
205 %{march=arm600:-D__ARM_ARCH_3__} \
206 %{march=arm610:-D__ARM_ARCH_3__} \
207 %{march=arm7:-D__ARM_ARCH_3__} \
208 %{march=arm700:-D__ARM_ARCH_3__} \
209 %{march=arm710:-D__ARM_ARCH_3__} \
210 %{march=arm720:-D__ARM_ARCH_3__} \
211 %{march=arm7100:-D__ARM_ARCH_3__} \
212 %{march=arm7500:-D__ARM_ARCH_3__} \
213 %{march=arm7500fe:-D__ARM_ARCH_3__} \
214 %{march=arm7m:-D__ARM_ARCH_3M__} \
215 %{march=arm7dm:-D__ARM_ARCH_3M__} \
216 %{march=arm7dmi:-D__ARM_ARCH_3M__} \
217 %{march=arm7tdmi:-D__ARM_ARCH_4T__} \
218 %{march=arm8:-D__ARM_ARCH_4__} \
219 %{march=arm810:-D__ARM_ARCH_4__} \
220 %{march=arm9:-D__ARM_ARCH_4T__} \
221 %{march=arm920:-D__ARM_ARCH_4__} \
222 %{march=arm920t:-D__ARM_ARCH_4T__} \
223 %{march=arm9tdmi:-D__ARM_ARCH_4T__} \
224 %{march=strongarm:-D__ARM_ARCH_4__} \
225 %{march=strongarm110:-D__ARM_ARCH_4__} \
226 %{march=strongarm1100:-D__ARM_ARCH_4__} \
227 %{march=xscale:-D__ARM_ARCH_5TE__} \
228 %{march=xscale:-D__XSCALE__} \
229 %{march=ep9312:-D__ARM_ARCH_4T__} \
230 %{march=ep9312:-D__MAVERICK__} \
231 %{march=armv2:-D__ARM_ARCH_2__} \
232 %{march=armv2a:-D__ARM_ARCH_2__} \
233 %{march=armv3:-D__ARM_ARCH_3__} \
234 %{march=armv3m:-D__ARM_ARCH_3M__} \
235 %{march=armv4:-D__ARM_ARCH_4__} \
236 %{march=armv4t:-D__ARM_ARCH_4T__} \
237 %{march=armv5:-D__ARM_ARCH_5__} \
238 %{march=armv5t:-D__ARM_ARCH_5T__} \
239 %{march=armv5e:-D__ARM_ARCH_5E__} \
240 %{march=armv5te:-D__ARM_ARCH_5TE__} \
241 %{!march=*: \
242 %{mcpu=arm2:-D__ARM_ARCH_2__} \
243 %{mcpu=arm250:-D__ARM_ARCH_2__} \
244 %{mcpu=arm3:-D__ARM_ARCH_2__} \
245 %{mcpu=arm6:-D__ARM_ARCH_3__} \
246 %{mcpu=arm600:-D__ARM_ARCH_3__} \
247 %{mcpu=arm610:-D__ARM_ARCH_3__} \
248 %{mcpu=arm7:-D__ARM_ARCH_3__} \
249 %{mcpu=arm700:-D__ARM_ARCH_3__} \
250 %{mcpu=arm710:-D__ARM_ARCH_3__} \
251 %{mcpu=arm720:-D__ARM_ARCH_3__} \
252 %{mcpu=arm7100:-D__ARM_ARCH_3__} \
253 %{mcpu=arm7500:-D__ARM_ARCH_3__} \
254 %{mcpu=arm7500fe:-D__ARM_ARCH_3__} \
255 %{mcpu=arm7m:-D__ARM_ARCH_3M__} \
256 %{mcpu=arm7dm:-D__ARM_ARCH_3M__} \
257 %{mcpu=arm7dmi:-D__ARM_ARCH_3M__} \
258 %{mcpu=arm7tdmi:-D__ARM_ARCH_4T__} \
259 %{mcpu=arm8:-D__ARM_ARCH_4__} \
260 %{mcpu=arm810:-D__ARM_ARCH_4__} \
261 %{mcpu=arm9:-D__ARM_ARCH_4T__} \
262 %{mcpu=arm920:-D__ARM_ARCH_4__} \
263 %{mcpu=arm920t:-D__ARM_ARCH_4T__} \
264 %{mcpu=arm9tdmi:-D__ARM_ARCH_4T__} \
265 %{mcpu=strongarm:-D__ARM_ARCH_4__} \
266 %{mcpu=strongarm110:-D__ARM_ARCH_4__} \
267 %{mcpu=strongarm1100:-D__ARM_ARCH_4__} \
268 %{mcpu=xscale:-D__ARM_ARCH_5TE__} \
269 %{mcpu=xscale:-D__XSCALE__} \
270 %{mcpu=ep9312:-D__ARM_ARCH_4T__} \
271 %{mcpu=ep9312:-D__MAVERICK__} \
272 %{mcpu=iwmmxt:-D__ARM_ARCH_5TE__} \
273 %{mcpu=iwmmxt:-D__XSCALE__} \
274 %{mcpu=iwmmxt:-D__IWMMXT__} \
275 %{!mcpu*:%(cpp_cpu_arch_default)}} \
278 #ifndef CC1_SPEC
279 #define CC1_SPEC ""
280 #endif
282 /* This macro defines names of additional specifications to put in the specs
283 that can be used in various specifications like CC1_SPEC. Its definition
284 is an initializer with a subgrouping for each command option.
286 Each subgrouping contains a string constant, that defines the
287 specification name, and a string constant that used by the GCC driver
288 program.
290 Do not define this macro if it does not need to do anything. */
291 #define EXTRA_SPECS \
292 { "cpp_cpu_arch", CPP_CPU_ARCH_SPEC }, \
293 { "cpp_cpu_arch_default", CPP_ARCH_DEFAULT_SPEC }, \
294 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
295 SUBTARGET_EXTRA_SPECS
297 #ifndef SUBTARGET_EXTRA_SPECS
298 #define SUBTARGET_EXTRA_SPECS
299 #endif
301 #ifndef SUBTARGET_CPP_SPEC
302 #define SUBTARGET_CPP_SPEC ""
303 #endif
305 /* Run-time Target Specification. */
306 #ifndef TARGET_VERSION
307 #define TARGET_VERSION fputs (" (ARM/generic)", stderr);
308 #endif
310 /* Nonzero if the function prologue (and epilogue) should obey
311 the ARM Procedure Call Standard. */
312 #define ARM_FLAG_APCS_FRAME (1 << 0)
314 /* Nonzero if the function prologue should output the function name to enable
315 the post mortem debugger to print a backtrace (very useful on RISCOS,
316 unused on RISCiX). Specifying this flag also enables
317 -fno-omit-frame-pointer.
318 XXX Must still be implemented in the prologue. */
319 #define ARM_FLAG_POKE (1 << 1)
321 /* Nonzero if floating point instructions are emulated by the FPE, in which
322 case instruction scheduling becomes very uninteresting. */
323 #define ARM_FLAG_FPE (1 << 2)
325 /* Nonzero if destined for a processor in 32-bit program mode. Takes out bit
326 that assume restoration of the condition flags when returning from a
327 branch and link (ie a function). */
328 #define ARM_FLAG_APCS_32 (1 << 3)
330 /* FLAGS 0x0008 and 0x0010 are now spare (used to be arm3/6 selection). */
332 /* Nonzero if stack checking should be performed on entry to each function
333 which allocates temporary variables on the stack. */
334 #define ARM_FLAG_APCS_STACK (1 << 4)
336 /* Nonzero if floating point parameters should be passed to functions in
337 floating point registers. */
338 #define ARM_FLAG_APCS_FLOAT (1 << 5)
340 /* Nonzero if re-entrant, position independent code should be generated.
341 This is equivalent to -fpic. */
342 #define ARM_FLAG_APCS_REENT (1 << 6)
344 /* Nonzero if the MMU will trap unaligned word accesses, so shorts must
345 be loaded using either LDRH or LDRB instructions. */
346 #define ARM_FLAG_MMU_TRAPS (1 << 7)
348 /* Nonzero if all floating point instructions are missing (and there is no
349 emulator either). Generate function calls for all ops in this case. */
350 #define ARM_FLAG_SOFT_FLOAT (1 << 8)
352 /* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
353 #define ARM_FLAG_BIG_END (1 << 9)
355 /* Nonzero if we should compile for Thumb interworking. */
356 #define ARM_FLAG_INTERWORK (1 << 10)
358 /* Nonzero if we should have little-endian words even when compiling for
359 big-endian (for backwards compatibility with older versions of GCC). */
360 #define ARM_FLAG_LITTLE_WORDS (1 << 11)
362 /* Nonzero if we need to protect the prolog from scheduling */
363 #define ARM_FLAG_NO_SCHED_PRO (1 << 12)
365 /* Nonzero if a call to abort should be generated if a noreturn
366 function tries to return. */
367 #define ARM_FLAG_ABORT_NORETURN (1 << 13)
369 /* Nonzero if function prologues should not load the PIC register. */
370 #define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
372 /* Nonzero if all call instructions should be indirect. */
373 #define ARM_FLAG_LONG_CALLS (1 << 15)
375 /* Nonzero means that the target ISA is the THUMB, not the ARM. */
376 #define ARM_FLAG_THUMB (1 << 16)
378 /* Set if a TPCS style stack frame should be generated, for non-leaf
379 functions, even if they do not need one. */
380 #define THUMB_FLAG_BACKTRACE (1 << 17)
382 /* Set if a TPCS style stack frame should be generated, for leaf
383 functions, even if they do not need one. */
384 #define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
386 /* Set if externally visible functions should assume that they
387 might be called in ARM mode, from a non-thumb aware code. */
388 #define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
390 /* Set if calls via function pointers should assume that their
391 destination is non-Thumb aware. */
392 #define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
394 /* Nonzero means target uses VFP FP. */
395 #define ARM_FLAG_VFP (1 << 21)
397 /* Nonzero means to use ARM/Thumb Procedure Call Standard conventions. */
398 #define ARM_FLAG_ATPCS (1 << 22)
400 /* Fix invalid Cirrus instruction combinations by inserting NOPs. */
401 #define CIRRUS_FIX_INVALID_INSNS (1 << 23)
403 #define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
404 #define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
405 #define TARGET_FPE (target_flags & ARM_FLAG_FPE)
406 #define TARGET_APCS_32 (target_flags & ARM_FLAG_APCS_32)
407 #define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
408 #define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
409 #define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
410 #define TARGET_ATPCS (target_flags & ARM_FLAG_ATPCS)
411 #define TARGET_MMU_TRAPS (target_flags & ARM_FLAG_MMU_TRAPS)
412 #define TARGET_SOFT_FLOAT (target_flags & ARM_FLAG_SOFT_FLOAT)
413 #define TARGET_HARD_FLOAT (! TARGET_SOFT_FLOAT)
414 #define TARGET_CIRRUS (arm_is_cirrus)
415 #define TARGET_ANY_HARD_FLOAT (TARGET_HARD_FLOAT || TARGET_CIRRUS)
416 #define TARGET_IWMMXT (arm_arch_iwmmxt)
417 #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
418 #define TARGET_VFP (target_flags & ARM_FLAG_VFP)
419 #define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
420 #define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
421 #define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
422 #define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
423 #define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
424 #define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
425 #define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
426 #define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
427 #define TARGET_ARM (! TARGET_THUMB)
428 #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
429 #define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
430 #define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
431 #define TARGET_BACKTRACE (leaf_function_p () \
432 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
433 : (target_flags & THUMB_FLAG_BACKTRACE))
434 #define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
436 /* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
437 #ifndef SUBTARGET_SWITCHES
438 #define SUBTARGET_SWITCHES
439 #endif
441 #define TARGET_SWITCHES \
443 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
444 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
445 N_("Generate APCS conformant stack frames") }, \
446 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
447 {"poke-function-name", ARM_FLAG_POKE, \
448 N_("Store function names in object code") }, \
449 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
450 {"fpe", ARM_FLAG_FPE, "" }, \
451 {"apcs-32", ARM_FLAG_APCS_32, \
452 N_("Use the 32-bit version of the APCS") }, \
453 {"apcs-26", -ARM_FLAG_APCS_32, \
454 N_("Use the 26-bit version of the APCS") }, \
455 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
456 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
457 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
458 N_("Pass FP arguments in FP registers") }, \
459 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
460 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
461 N_("Generate re-entrant, PIC code") }, \
462 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
463 {"alignment-traps", ARM_FLAG_MMU_TRAPS, \
464 N_("The MMU will trap on unaligned accesses") }, \
465 {"no-alignment-traps", -ARM_FLAG_MMU_TRAPS, "" }, \
466 {"short-load-bytes", ARM_FLAG_MMU_TRAPS, "" }, \
467 {"no-short-load-bytes", -ARM_FLAG_MMU_TRAPS, "" }, \
468 {"short-load-words", -ARM_FLAG_MMU_TRAPS, "" }, \
469 {"no-short-load-words", ARM_FLAG_MMU_TRAPS, "" }, \
470 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
471 N_("Use library calls to perform FP operations") }, \
472 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
473 N_("Use hardware floating point instructions") }, \
474 {"big-endian", ARM_FLAG_BIG_END, \
475 N_("Assume target CPU is configured as big endian") }, \
476 {"little-endian", -ARM_FLAG_BIG_END, \
477 N_("Assume target CPU is configured as little endian") }, \
478 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
479 N_("Assume big endian bytes, little endian words") }, \
480 {"thumb-interwork", ARM_FLAG_INTERWORK, \
481 N_("Support calls between Thumb and ARM instruction sets") }, \
482 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
483 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
484 N_("Generate a call to abort if a noreturn function returns")}, \
485 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
486 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
487 N_("Do not move instructions into a function's prologue") }, \
488 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
489 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
490 N_("Do not load the PIC register in function prologues") }, \
491 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
492 {"long-calls", ARM_FLAG_LONG_CALLS, \
493 N_("Generate call insns as indirect calls, if necessary") }, \
494 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
495 {"thumb", ARM_FLAG_THUMB, \
496 N_("Compile for the Thumb not the ARM") }, \
497 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
498 {"arm", -ARM_FLAG_THUMB, "" }, \
499 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
500 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
501 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
502 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
503 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
504 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
505 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
506 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
507 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
508 "" }, \
509 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
510 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
511 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
512 "" }, \
513 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
514 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
515 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
516 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
517 SUBTARGET_SWITCHES \
518 {"", TARGET_DEFAULT, "" } \
521 #define TARGET_OPTIONS \
523 {"cpu=", & arm_select[0].string, \
524 N_("Specify the name of the target CPU"), 0}, \
525 {"arch=", & arm_select[1].string, \
526 N_("Specify the name of the target architecture"), 0}, \
527 {"tune=", & arm_select[2].string, "", 0}, \
528 {"fpe=", & target_fp_name, "" , 0}, \
529 {"fp=", & target_fp_name, \
530 N_("Specify the version of the floating point emulator"), 0},\
531 {"structure-size-boundary=", & structure_size_string, \
532 N_("Specify the minimum bit alignment of structures"), 0}, \
533 {"pic-register=", & arm_pic_register_string, \
534 N_("Specify the register to be used for PIC addressing"), 0} \
537 /* Support for a compile-time default CPU, et cetera. The rules are:
538 --with-arch is ignored if -march or -mcpu are specified.
539 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
540 by --with-arch.
541 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
542 by -march).
543 --with-float is ignored if -mhard-float or -msoft-float are
544 specified. */
545 #define OPTION_DEFAULT_SPECS \
546 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
547 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
548 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
549 {"float", "%{!msoft-float:%{!mhard-float:-m%(VALUE)-float}}" }
551 struct arm_cpu_select
553 const char * string;
554 const char * name;
555 const struct processors * processors;
558 /* This is a magic array. If the user specifies a command line switch
559 which matches one of the entries in TARGET_OPTIONS then the corresponding
560 string pointer will be set to the value specified by the user. */
561 extern struct arm_cpu_select arm_select[];
563 enum prog_mode_type
565 prog_mode26,
566 prog_mode32
569 /* Recast the program mode class to be the prog_mode attribute */
570 #define arm_prog_mode ((enum attr_prog_mode) arm_prgmode)
572 extern enum prog_mode_type arm_prgmode;
574 /* What sort of floating point unit do we have? Hardware or software.
575 If software, is it issue 2 or issue 3? */
576 enum fputype
578 /* Software floating point, FPA style double fmt. */
579 FPUTYPE_SOFT_FPA,
580 /* Full FPA support. */
581 FPUTYPE_FPA,
582 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
583 FPUTYPE_FPA_EMU2,
584 /* Emulated FPA hardware, Issue 3 emulator. */
585 FPUTYPE_FPA_EMU3,
586 /* Cirrus Maverick floating point co-processor. */
587 FPUTYPE_MAVERICK
590 /* Recast the floating point class to be the floating point attribute. */
591 #define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
593 /* What type of floating point to tune for */
594 extern enum fputype arm_fpu_tune;
596 /* What type of floating point instructions are available */
597 extern enum fputype arm_fpu_arch;
599 /* Default floating point architecture. Override in sub-target if
600 necessary. */
601 #ifndef FPUTYPE_DEFAULT
602 #define FPUTYPE_DEFAULT FPUTYPE_FPA_EMU2
603 #endif
605 #if TARGET_CPU_DEFAULT == TARGET_CPU_ep9312
606 #undef FPUTYPE_DEFAULT
607 #define FPUTYPE_DEFAULT FPUTYPE_MAVERICK
608 #endif
610 /* Nonzero if the processor has a fast multiply insn, and one that does
611 a 64-bit multiply of two 32-bit values. */
612 extern int arm_fast_multiply;
614 /* Nonzero if this chip supports the ARM Architecture 4 extensions */
615 extern int arm_arch4;
617 /* Nonzero if this chip supports the ARM Architecture 5 extensions */
618 extern int arm_arch5;
620 /* Nonzero if this chip supports the ARM Architecture 5E extensions */
621 extern int arm_arch5e;
623 /* Nonzero if this chip can benefit from load scheduling. */
624 extern int arm_ld_sched;
626 /* Nonzero if generating thumb code. */
627 extern int thumb_code;
629 /* Nonzero if this chip is a StrongARM. */
630 extern int arm_is_strong;
632 /* Nonzero if this chip is a Cirrus variant. */
633 extern int arm_is_cirrus;
635 /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
636 extern int arm_arch_iwmmxt;
638 /* Nonzero if this chip is an XScale. */
639 extern int arm_arch_xscale;
641 /* Nonzero if tuning for XScale */
642 extern int arm_tune_xscale;
644 /* Nonzero if this chip is an ARM6 or an ARM7. */
645 extern int arm_is_6_or_7;
647 #ifndef TARGET_DEFAULT
648 #define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
649 #endif
651 /* The frame pointer register used in gcc has nothing to do with debugging;
652 that is controlled by the APCS-FRAME option. */
653 #define CAN_DEBUG_WITHOUT_FP
655 #undef TARGET_MEM_FUNCTIONS
656 #define TARGET_MEM_FUNCTIONS 1
658 #define OVERRIDE_OPTIONS arm_override_options ()
660 /* Nonzero if PIC code requires explicit qualifiers to generate
661 PLT and GOT relocs rather than the assembler doing so implicitly.
662 Subtargets can override these if required. */
663 #ifndef NEED_GOT_RELOC
664 #define NEED_GOT_RELOC 0
665 #endif
666 #ifndef NEED_PLT_RELOC
667 #define NEED_PLT_RELOC 0
668 #endif
670 /* Nonzero if we need to refer to the GOT with a PC-relative
671 offset. In other words, generate
673 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
675 rather than
677 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
679 The default is true, which matches NetBSD. Subtargets can
680 override this if required. */
681 #ifndef GOT_PCREL
682 #define GOT_PCREL 1
683 #endif
685 /* Target machine storage Layout. */
688 /* Define this macro if it is advisable to hold scalars in registers
689 in a wider mode than that declared by the program. In such cases,
690 the value is constrained to be within the bounds of the declared
691 type, but kept valid in the wider mode. The signedness of the
692 extension may differ from that of the type. */
694 /* It is far faster to zero extend chars than to sign extend them */
696 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
697 if (GET_MODE_CLASS (MODE) == MODE_INT \
698 && GET_MODE_SIZE (MODE) < 4) \
700 if (MODE == QImode) \
701 UNSIGNEDP = 1; \
702 else if (MODE == HImode) \
703 UNSIGNEDP = TARGET_MMU_TRAPS != 0; \
704 (MODE) = SImode; \
707 /* Define this macro if the promotion described by `PROMOTE_MODE'
708 should also be done for outgoing function arguments. */
709 /* This is required to ensure that push insns always push a word. */
710 #define PROMOTE_FUNCTION_ARGS
712 /* Define this if most significant bit is lowest numbered
713 in instructions that operate on numbered bit-fields. */
714 #define BITS_BIG_ENDIAN 0
716 /* Define this if most significant byte of a word is the lowest numbered.
717 Most ARM processors are run in little endian mode, so that is the default.
718 If you want to have it run-time selectable, change the definition in a
719 cover file to be TARGET_BIG_ENDIAN. */
720 #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
722 /* Define this if most significant word of a multiword number is the lowest
723 numbered.
724 This is always false, even when in big-endian mode. */
725 #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
727 /* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
728 on processor pre-defineds when compiling libgcc2.c. */
729 #if defined(__ARMEB__) && !defined(__ARMWEL__)
730 #define LIBGCC2_WORDS_BIG_ENDIAN 1
731 #else
732 #define LIBGCC2_WORDS_BIG_ENDIAN 0
733 #endif
735 /* Define this if most significant word of doubles is the lowest numbered.
736 The rules are different based on whether or not we use FPA-format,
737 VFP-format or some other floating point co-processor's format doubles. */
738 #define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
740 #define UNITS_PER_WORD 4
742 #define PARM_BOUNDARY 32
744 #define IWMMXT_ALIGNMENT 64
746 #define STACK_BOUNDARY 32
748 #define PREFERRED_STACK_BOUNDARY (TARGET_ATPCS ? 64 : 32)
750 #define FUNCTION_BOUNDARY 32
752 /* The lowest bit is used to indicate Thumb-mode functions, so the
753 vbit must go into the delta field of pointers to member
754 functions. */
755 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
757 #define EMPTY_FIELD_BOUNDARY 32
759 #define BIGGEST_ALIGNMENT (TARGET_REALLY_IWMMXT ? 64 : 32)
761 #define TYPE_NEEDS_IWMMXT_ALIGNMENT(TYPE) \
762 (TARGET_REALLY_IWMMXT \
763 && ((TREE_CODE (TYPE) == VECTOR_TYPE) || (TYPE_MODE (TYPE) == DImode) || (TYPE_MODE (TYPE) == DFmode)))
765 /* XXX Blah -- this macro is used directly by libobjc. Since it
766 supports no vector modes, cut out the complexity and fall back
767 on BIGGEST_FIELD_ALIGNMENT. */
768 #ifdef IN_TARGET_LIBS
769 #define BIGGEST_FIELD_ALIGNMENT 64
770 #else
771 /* An expression for the alignment of a structure field FIELD if the
772 alignment computed in the usual way is COMPUTED. GCC uses this
773 value instead of the value in `BIGGEST_ALIGNMENT' or
774 `BIGGEST_FIELD_ALIGNMENT', if defined, for structure fields only. */
775 #define ADJUST_FIELD_ALIGN(FIELD, COMPUTED) \
776 (TYPE_NEEDS_IWMMXT_ALIGNMENT (TREE_TYPE (FIELD)) \
777 ? IWMMXT_ALIGNMENT \
778 : (COMPUTED))
779 #endif
781 /* If defined, a C expression to compute the alignment for a static variable.
782 TYPE is the data type, and ALIGN is the alignment that the object
783 would ordinarily have. The value of this macro is used instead of that
784 alignment to align the object.
786 If this macro is not defined, then ALIGN is used. */
787 #define DATA_ALIGNMENT(TYPE, ALIGN) \
788 (TYPE_NEEDS_IWMMXT_ALIGNMENT (TYPE) ? IWMMXT_ALIGNMENT : ALIGN)
790 /* If defined, a C expression to compute the alignment for a
791 variables in the local store. TYPE is the data type, and
792 BASIC-ALIGN is the alignment that the object would ordinarily
793 have. The value of this macro is used instead of that alignment
794 to align the object.
796 If this macro is not defined, then BASIC-ALIGN is used. */
797 #define LOCAL_ALIGNMENT(TYPE, ALIGN) \
798 (TYPE_NEEDS_IWMMXT_ALIGNMENT (TYPE) ? IWMMXT_ALIGNMENT : ALIGN)
800 /* Make strings word-aligned so strcpy from constants will be faster. */
801 #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_arch_xscale ? 1 : 2)
803 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
804 ((TARGET_REALLY_IWMMXT && TREE_CODE (EXP) == VECTOR_TYPE) ? IWMMXT_ALIGNMENT : \
805 (TREE_CODE (EXP) == STRING_CST \
806 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
807 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
809 /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
810 value set in previous versions of this toolchain was 8, which produces more
811 compact structures. The command line option -mstructure_size_boundary=<n>
812 can be used to change this value. For compatibility with the ARM SDK
813 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
814 0020D) page 2-20 says "Structures are aligned on word boundaries". */
815 #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
816 extern int arm_structure_size_boundary;
818 /* This is the value used to initialize arm_structure_size_boundary. If a
819 particular arm target wants to change the default value it should change
820 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
821 for an example of this. */
822 #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
823 #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
824 #endif
826 /* Used when parsing command line option -mstructure_size_boundary. */
827 extern const char * structure_size_string;
829 /* Nonzero if move instructions will actually fail to work
830 when given unaligned data. */
831 #define STRICT_ALIGNMENT 1
833 /* Standard register usage. */
835 /* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
836 (S - saved over call).
838 r0 * argument word/integer result
839 r1-r3 argument word
841 r4-r8 S register variable
842 r9 S (rfp) register variable (real frame pointer)
844 r10 F S (sl) stack limit (used by -mapcs-stack-check)
845 r11 F S (fp) argument pointer
846 r12 (ip) temp workspace
847 r13 F S (sp) lower end of current stack frame
848 r14 (lr) link address/workspace
849 r15 F (pc) program counter
851 f0 floating point result
852 f1-f3 floating point scratch
854 f4-f7 S floating point variable
856 cc This is NOT a real register, but is used internally
857 to represent things that use or set the condition
858 codes.
859 sfp This isn't either. It is used during rtl generation
860 since the offset between the frame pointer and the
861 auto's isn't known until after register allocation.
862 afp Nor this, we only need this because of non-local
863 goto. Without it fp appears to be used and the
864 elimination code won't get rid of sfp. It tracks
865 fp exactly at all times.
867 *: See CONDITIONAL_REGISTER_USAGE */
870 mvf0 Cirrus floating point result
871 mvf1-mvf3 Cirrus floating point scratch
872 mvf4-mvf15 S Cirrus floating point variable. */
874 /* The stack backtrace structure is as follows:
875 fp points to here: | save code pointer | [fp]
876 | return link value | [fp, #-4]
877 | return sp value | [fp, #-8]
878 | return fp value | [fp, #-12]
879 [| saved r10 value |]
880 [| saved r9 value |]
881 [| saved r8 value |]
882 [| saved r7 value |]
883 [| saved r6 value |]
884 [| saved r5 value |]
885 [| saved r4 value |]
886 [| saved r3 value |]
887 [| saved r2 value |]
888 [| saved r1 value |]
889 [| saved r0 value |]
890 [| saved f7 value |] three words
891 [| saved f6 value |] three words
892 [| saved f5 value |] three words
893 [| saved f4 value |] three words
894 r0-r3 are not normally saved in a C function. */
896 /* 1 for registers that have pervasive standard uses
897 and are not available for the register allocator. */
898 #define FIXED_REGISTERS \
900 0,0,0,0,0,0,0,0, \
901 0,0,0,0,0,1,0,1, \
902 0,0,0,0,0,0,0,0, \
903 1,1,1, \
904 1,1,1,1,1,1,1,1, \
905 1,1,1,1,1,1,1,1, \
906 1,1,1,1,1,1,1,1, \
907 1,1,1,1,1,1,1,1, \
908 1,1,1,1 \
911 /* 1 for registers not available across function calls.
912 These must include the FIXED_REGISTERS and also any
913 registers that can be used without being saved.
914 The latter must include the registers where values are returned
915 and the register where structure-value addresses are passed.
916 Aside from that, you can include as many other registers as you like.
917 The CC is not preserved over function calls on the ARM 6, so it is
918 easier to assume this for all. SFP is preserved, since FP is. */
919 #define CALL_USED_REGISTERS \
921 1,1,1,1,0,0,0,0, \
922 0,0,0,0,1,1,1,1, \
923 1,1,1,1,0,0,0,0, \
924 1,1,1, \
925 1,1,1,1,1,1,1,1, \
926 1,1,1,1,1,1,1,1, \
927 1,1,1,1,1,1,1,1, \
928 1,1,1,1,1,1,1,1, \
929 1,1,1,1 \
932 #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
933 #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
934 #endif
936 #define CONDITIONAL_REGISTER_USAGE \
938 int regno; \
940 if (TARGET_SOFT_FLOAT || TARGET_THUMB) \
942 for (regno = FIRST_ARM_FP_REGNUM; \
943 regno <= LAST_ARM_FP_REGNUM; ++regno) \
944 fixed_regs[regno] = call_used_regs[regno] = 1; \
947 if (TARGET_CIRRUS) \
949 for (regno = FIRST_ARM_FP_REGNUM; \
950 regno <= LAST_ARM_FP_REGNUM; ++ regno) \
951 fixed_regs[regno] = call_used_regs[regno] = 1; \
952 for (regno = FIRST_CIRRUS_FP_REGNUM; \
953 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
955 fixed_regs[regno] = 0; \
956 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
960 if (TARGET_REALLY_IWMMXT) \
962 regno = FIRST_IWMMXT_GR_REGNUM; \
963 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
964 and wCG1 as call-preserved registers. The 2002/11/21 \
965 revision changed this so that all wCG registers are \
966 scratch registers. */ \
967 for (regno = FIRST_IWMMXT_GR_REGNUM; \
968 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
969 fixed_regs[regno] = call_used_regs[regno] = 0; \
970 /* The XScale ABI has wR0 - wR9 as scratch registers, \
971 the rest as call-preserved registers. */ \
972 for (regno = FIRST_IWMMXT_REGNUM; \
973 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
975 fixed_regs[regno] = 0; \
976 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
980 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
982 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
983 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
985 else if (TARGET_APCS_STACK) \
987 fixed_regs[10] = 1; \
988 call_used_regs[10] = 1; \
990 if (TARGET_APCS_FRAME) \
992 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
993 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
995 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
998 /* These are a couple of extensions to the formats accepted
999 by asm_fprintf:
1000 %@ prints out ASM_COMMENT_START
1001 %r prints out REGISTER_PREFIX reg_names[arg] */
1002 #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
1003 case '@': \
1004 fputs (ASM_COMMENT_START, FILE); \
1005 break; \
1007 case 'r': \
1008 fputs (REGISTER_PREFIX, FILE); \
1009 fputs (reg_names [va_arg (ARGS, int)], FILE); \
1010 break;
1012 /* Round X up to the nearest word. */
1013 #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
1015 /* Convert fron bytes to ints. */
1016 #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
1018 /* The number of (integer) registers required to hold a quantity of type MODE. */
1019 #define ARM_NUM_REGS(MODE) \
1020 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
1022 /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
1023 #define ARM_NUM_REGS2(MODE, TYPE) \
1024 ARM_NUM_INTS ((MODE) == BLKmode ? \
1025 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
1027 /* The number of (integer) argument register available. */
1028 #define NUM_ARG_REGS 4
1030 /* Return the register number of the N'th (integer) argument. */
1031 #define ARG_REGISTER(N) (N - 1)
1033 #if 0 /* FIXME: The ARM backend has special code to handle structure
1034 returns, and will reserve its own hidden first argument. So
1035 if this macro is enabled a *second* hidden argument will be
1036 reserved, which will break binary compatibility with old
1037 toolchains and also thunk handling. One day this should be
1038 fixed. */
1039 /* RTX for structure returns. NULL means use a hidden first argument. */
1040 #define STRUCT_VALUE 0
1041 #else
1042 /* Register in which address to store a structure value
1043 is passed to a function. */
1044 #define STRUCT_VALUE_REGNUM ARG_REGISTER (1)
1045 #endif
1047 /* Specify the registers used for certain standard purposes.
1048 The values of these macros are register numbers. */
1050 /* The number of the last argument register. */
1051 #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
1053 /* The number of the last "lo" register (thumb). */
1054 #define LAST_LO_REGNUM 7
1056 /* The register that holds the return address in exception handlers. */
1057 #define EXCEPTION_LR_REGNUM 2
1059 /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
1060 as an invisible last argument (possible since varargs don't exist in
1061 Pascal), so the following is not true. */
1062 #define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
1064 /* Define this to be where the real frame pointer is if it is not possible to
1065 work out the offset between the frame pointer and the automatic variables
1066 until after register allocation has taken place. FRAME_POINTER_REGNUM
1067 should point to a special register that we will make sure is eliminated.
1069 For the Thumb we have another problem. The TPCS defines the frame pointer
1070 as r11, and GCC believes that it is always possible to use the frame pointer
1071 as base register for addressing purposes. (See comments in
1072 find_reloads_address()). But - the Thumb does not allow high registers,
1073 including r11, to be used as base address registers. Hence our problem.
1075 The solution used here, and in the old thumb port is to use r7 instead of
1076 r11 as the hard frame pointer and to have special code to generate
1077 backtrace structures on the stack (if required to do so via a command line
1078 option) using r11. This is the only 'user visible' use of r11 as a frame
1079 pointer. */
1080 #define ARM_HARD_FRAME_POINTER_REGNUM 11
1081 #define THUMB_HARD_FRAME_POINTER_REGNUM 7
1083 #define HARD_FRAME_POINTER_REGNUM \
1084 (TARGET_ARM \
1085 ? ARM_HARD_FRAME_POINTER_REGNUM \
1086 : THUMB_HARD_FRAME_POINTER_REGNUM)
1088 #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
1090 /* Register to use for pushing function arguments. */
1091 #define STACK_POINTER_REGNUM SP_REGNUM
1093 /* ARM floating pointer registers. */
1094 #define FIRST_ARM_FP_REGNUM 16
1095 #define LAST_ARM_FP_REGNUM 23
1097 #define FIRST_IWMMXT_GR_REGNUM 43
1098 #define LAST_IWMMXT_GR_REGNUM 46
1099 #define FIRST_IWMMXT_REGNUM 47
1100 #define LAST_IWMMXT_REGNUM 62
1101 #define IS_IWMMXT_REGNUM(REGNUM) \
1102 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1103 #define IS_IWMMXT_GR_REGNUM(REGNUM) \
1104 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1106 /* Base register for access to local variables of the function. */
1107 #define FRAME_POINTER_REGNUM 25
1109 /* Base register for access to arguments of the function. */
1110 #define ARG_POINTER_REGNUM 26
1112 #define FIRST_CIRRUS_FP_REGNUM 27
1113 #define LAST_CIRRUS_FP_REGNUM 42
1114 #define IS_CIRRUS_REGNUM(REGNUM) \
1115 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1117 /* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1118 /* + 16 Cirrus registers take us up to 43. */
1119 /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1120 #define FIRST_PSEUDO_REGISTER 63
1122 /* Value should be nonzero if functions must have frame pointers.
1123 Zero means the frame pointer need not be set up (and parms may be accessed
1124 via the stack pointer) in functions that seem suitable.
1125 If we have to have a frame pointer we might as well make use of it.
1126 APCS says that the frame pointer does not need to be pushed in leaf
1127 functions, or simple tail call functions. */
1128 #define FRAME_POINTER_REQUIRED \
1129 (current_function_has_nonlocal_label \
1130 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
1132 /* Return number of consecutive hard regs needed starting at reg REGNO
1133 to hold something of mode MODE.
1134 This is ordinarily the length in words of a value of mode MODE
1135 but can be less for certain modes in special long registers.
1137 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
1138 mode. */
1139 #define HARD_REGNO_NREGS(REGNO, MODE) \
1140 ((TARGET_ARM \
1141 && REGNO >= FIRST_ARM_FP_REGNUM \
1142 && REGNO != FRAME_POINTER_REGNUM \
1143 && REGNO != ARG_POINTER_REGNUM) \
1144 ? 1 : ARM_NUM_REGS (MODE))
1146 /* Return true if REGNO is suitable for holding a quantity of type MODE. */
1147 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1148 arm_hard_regno_mode_ok ((REGNO), (MODE))
1150 /* Value is 1 if it is a good idea to tie two pseudo registers
1151 when one has mode MODE1 and one has mode MODE2.
1152 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1153 for any hard reg, then this must be 0 for correct output. */
1154 #define MODES_TIEABLE_P(MODE1, MODE2) \
1155 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
1157 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1158 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode)
1160 #define VALID_IWMMXT_REG_MODE(MODE) \
1161 (VECTOR_MODE_SUPPORTED_P (MODE) || (MODE) == DImode)
1163 /* The order in which register should be allocated. It is good to use ip
1164 since no saving is required (though calls clobber it) and it never contains
1165 function parameters. It is quite good to use lr since other calls may
1166 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1167 least likely to contain a function parameter; in addition results are
1168 returned in r0. */
1169 #define REG_ALLOC_ORDER \
1171 3, 2, 1, 0, 12, 14, 4, 5, \
1172 6, 7, 8, 10, 9, 11, 13, 15, \
1173 16, 17, 18, 19, 20, 21, 22, 23, \
1174 27, 28, 29, 30, 31, 32, 33, 34, \
1175 35, 36, 37, 38, 39, 40, 41, 42, \
1176 43, 44, 45, 46, 47, 48, 49, 50, \
1177 51, 52, 53, 54, 55, 56, 57, 58, \
1178 59, 60, 61, 62, \
1179 24, 25, 26 \
1182 /* Interrupt functions can only use registers that have already been
1183 saved by the prologue, even if they would normally be
1184 call-clobbered. */
1185 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1186 (! IS_INTERRUPT (cfun->machine->func_type) || \
1187 regs_ever_live[DST])
1189 /* Register and constant classes. */
1191 /* Register classes: used to be simple, just all ARM regs or all FPA regs
1192 Now that the Thumb is involved it has become more complicated. */
1193 enum reg_class
1195 NO_REGS,
1196 FPA_REGS,
1197 CIRRUS_REGS,
1198 IWMMXT_GR_REGS,
1199 IWMMXT_REGS,
1200 LO_REGS,
1201 STACK_REG,
1202 BASE_REGS,
1203 HI_REGS,
1204 CC_REG,
1205 GENERAL_REGS,
1206 ALL_REGS,
1207 LIM_REG_CLASSES
1210 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1212 /* Give names of register classes as strings for dump file. */
1213 #define REG_CLASS_NAMES \
1215 "NO_REGS", \
1216 "FPA_REGS", \
1217 "CIRRUS_REGS", \
1218 "IWMMXT_GR_REGS", \
1219 "IWMMXT_REGS", \
1220 "LO_REGS", \
1221 "STACK_REG", \
1222 "BASE_REGS", \
1223 "HI_REGS", \
1224 "CC_REG", \
1225 "GENERAL_REGS", \
1226 "ALL_REGS", \
1229 /* Define which registers fit in which classes.
1230 This is an initializer for a vector of HARD_REG_SET
1231 of length N_REG_CLASSES. */
1232 #define REG_CLASS_CONTENTS \
1234 { 0x00000000, 0x0 }, /* NO_REGS */ \
1235 { 0x00FF0000, 0x0 }, /* FPA_REGS */ \
1236 { 0xF8000000, 0x000007FF }, /* CIRRUS_REGS */ \
1237 { 0x00000000, 0x00007800 }, /* IWMMXT_GR_REGS */\
1238 { 0x00000000, 0x7FFF8000 }, /* IWMMXT_REGS */ \
1239 { 0x000000FF, 0x0 }, /* LO_REGS */ \
1240 { 0x00002000, 0x0 }, /* STACK_REG */ \
1241 { 0x000020FF, 0x0 }, /* BASE_REGS */ \
1242 { 0x0000FF00, 0x0 }, /* HI_REGS */ \
1243 { 0x01000000, 0x0 }, /* CC_REG */ \
1244 { 0x0200FFFF, 0x0 }, /* GENERAL_REGS */\
1245 { 0xFAFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
1248 /* The same information, inverted:
1249 Return the class number of the smallest class containing
1250 reg number REGNO. This could be a conditional expression
1251 or could index an array. */
1252 #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1254 /* FPA registers can't do dubreg as all values are reformatted to internal
1255 precision. */
1256 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1257 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1258 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) : 0)
1260 /* The class value for index registers, and the one for base regs. */
1261 #define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1262 #define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1264 /* For the Thumb the high registers cannot be used as base registers
1265 when addressing quantities in QI or HI mode; if we don't know the
1266 mode, then we must be conservative. After reload we must also be
1267 conservative, since we can't support SP+reg addressing, and we
1268 can't fix up any bad substitutions. */
1269 #define MODE_BASE_REG_CLASS(MODE) \
1270 (TARGET_ARM ? GENERAL_REGS : \
1271 (((MODE) == SImode && !reload_completed) ? BASE_REGS : LO_REGS))
1273 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1274 registers explicitly used in the rtl to be used as spill registers
1275 but prevents the compiler from extending the lifetime of these
1276 registers. */
1277 #define SMALL_REGISTER_CLASSES TARGET_THUMB
1279 /* Get reg_class from a letter such as appears in the machine description.
1280 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
1281 ARM, but several more letters for the Thumb. */
1282 #define REG_CLASS_FROM_LETTER(C) \
1283 ( (C) == 'f' ? FPA_REGS \
1284 : (C) == 'v' ? CIRRUS_REGS \
1285 : (C) == 'y' ? IWMMXT_REGS \
1286 : (C) == 'z' ? IWMMXT_GR_REGS \
1287 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1288 : TARGET_ARM ? NO_REGS \
1289 : (C) == 'h' ? HI_REGS \
1290 : (C) == 'b' ? BASE_REGS \
1291 : (C) == 'k' ? STACK_REG \
1292 : (C) == 'c' ? CC_REG \
1293 : NO_REGS)
1295 /* The letters I, J, K, L and M in a register constraint string
1296 can be used to stand for particular ranges of immediate operands.
1297 This macro defines what the ranges are.
1298 C is the letter, and VALUE is a constant value.
1299 Return 1 if VALUE is in the range specified by C.
1300 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
1301 J: valid indexing constants.
1302 K: ~value ok in rhs argument of data operand.
1303 L: -value ok in rhs argument of data operand.
1304 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
1305 #define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
1306 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1307 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1308 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
1309 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1310 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1311 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1312 : 0)
1314 #define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1315 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1316 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1317 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1318 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1319 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1320 && ((VAL) & 3) == 0) : \
1321 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1322 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1323 : 0)
1325 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1326 (TARGET_ARM ? \
1327 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1329 /* Constant letter 'G' for the FPA immediate constants.
1330 'H' means the same constant negated. */
1331 #define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1332 ((C) == 'G' ? const_double_rtx_ok_for_fpa (X) : \
1333 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
1335 #define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1336 (TARGET_ARM ? \
1337 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1339 /* For the ARM, `Q' means that this is a memory operand that is just
1340 an offset from a register.
1341 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1342 address. This means that the symbol is in the text segment and can be
1343 accessed without using a load. */
1345 #define EXTRA_CONSTRAINT_ARM(OP, C) \
1346 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG : \
1347 (C) == 'R' ? (GET_CODE (OP) == MEM \
1348 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1349 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1350 (C) == 'S' ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1351 (C) == 'T' ? cirrus_memory_offset (OP) : \
1354 #define EXTRA_CONSTRAINT_THUMB(X, C) \
1355 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1356 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1358 #define EXTRA_CONSTRAINT(X, C) \
1359 (TARGET_ARM ? \
1360 EXTRA_CONSTRAINT_ARM (X, C) : EXTRA_CONSTRAINT_THUMB (X, C))
1362 /* Given an rtx X being reloaded into a reg required to be
1363 in class CLASS, return the class of reg to actually use.
1364 In general this is just CLASS, but for the Thumb we prefer
1365 a LO_REGS class or a subset. */
1366 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1367 (TARGET_ARM ? (CLASS) : \
1368 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1370 /* Must leave BASE_REGS reloads alone */
1371 #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1372 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1373 ? ((true_regnum (X) == -1 ? LO_REGS \
1374 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1375 : NO_REGS)) \
1376 : NO_REGS)
1378 #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1379 ((CLASS) != LO_REGS \
1380 ? ((true_regnum (X) == -1 ? LO_REGS \
1381 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1382 : NO_REGS)) \
1383 : NO_REGS)
1385 /* Return the register class of a scratch register needed to copy IN into
1386 or out of a register in CLASS in MODE. If it can be done directly,
1387 NO_REGS is returned. */
1388 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1389 (TARGET_ARM ? \
1390 (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1391 ? GENERAL_REGS : NO_REGS) \
1392 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1394 /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1395 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1396 /* Cannot load constants into Cirrus registers. */ \
1397 ((TARGET_CIRRUS \
1398 && (CLASS) == CIRRUS_REGS \
1399 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1400 ? GENERAL_REGS : \
1401 (TARGET_ARM ? \
1402 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1403 && CONSTANT_P (X)) \
1404 ? GENERAL_REGS : \
1405 (((MODE) == HImode && ! arm_arch4 && TARGET_MMU_TRAPS \
1406 && (GET_CODE (X) == MEM \
1407 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1408 && true_regnum (X) == -1))) \
1409 ? GENERAL_REGS : NO_REGS) \
1410 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1412 /* Try a machine-dependent way of reloading an illegitimate address
1413 operand. If we find one, push the reload and jump to WIN. This
1414 macro is used in only one place: `find_reloads_address' in reload.c.
1416 For the ARM, we wish to handle large displacements off a base
1417 register by splitting the addend across a MOV and the mem insn.
1418 This can cut the number of reloads needed. */
1419 #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1420 do \
1422 if (GET_CODE (X) == PLUS \
1423 && GET_CODE (XEXP (X, 0)) == REG \
1424 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1425 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1426 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1428 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1429 HOST_WIDE_INT low, high; \
1431 if (MODE == DImode || (TARGET_SOFT_FLOAT && MODE == DFmode)) \
1432 low = ((val & 0xf) ^ 0x8) - 0x8; \
1433 else if (TARGET_CIRRUS) \
1434 /* Need to be careful, -256 is not a valid offset. */ \
1435 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1436 else if (MODE == SImode \
1437 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
1438 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1439 /* Need to be careful, -4096 is not a valid offset. */ \
1440 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1441 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1442 /* Need to be careful, -256 is not a valid offset. */ \
1443 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1444 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1445 && TARGET_HARD_FLOAT) \
1446 /* Need to be careful, -1024 is not a valid offset. */ \
1447 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1448 else \
1449 break; \
1451 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1452 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1453 - (unsigned HOST_WIDE_INT) 0x80000000); \
1454 /* Check for overflow or zero */ \
1455 if (low == 0 || high == 0 || (high + low != val)) \
1456 break; \
1458 /* Reload the high part into a base reg; leave the low part \
1459 in the mem. */ \
1460 X = gen_rtx_PLUS (GET_MODE (X), \
1461 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1462 GEN_INT (high)), \
1463 GEN_INT (low)); \
1464 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1465 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1466 VOIDmode, 0, 0, OPNUM, TYPE); \
1467 goto WIN; \
1470 while (0)
1472 /* XXX If an HImode FP+large_offset address is converted to an HImode
1473 SP+large_offset address, then reload won't know how to fix it. It sees
1474 only that SP isn't valid for HImode, and so reloads the SP into an index
1475 register, but the resulting address is still invalid because the offset
1476 is too big. We fix it here instead by reloading the entire address. */
1477 /* We could probably achieve better results by defining PROMOTE_MODE to help
1478 cope with the variances between the Thumb's signed and unsigned byte and
1479 halfword load instructions. */
1480 #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1482 if (GET_CODE (X) == PLUS \
1483 && GET_MODE_SIZE (MODE) < 4 \
1484 && GET_CODE (XEXP (X, 0)) == REG \
1485 && XEXP (X, 0) == stack_pointer_rtx \
1486 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1487 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
1489 rtx orig_X = X; \
1490 X = copy_rtx (X); \
1491 push_reload (orig_X, NULL_RTX, &X, NULL, \
1492 MODE_BASE_REG_CLASS (MODE), \
1493 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1494 goto WIN; \
1498 #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1499 if (TARGET_ARM) \
1500 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1501 else \
1502 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1504 /* Return the maximum number of consecutive registers
1505 needed to represent mode MODE in a register of class CLASS.
1506 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
1507 #define CLASS_MAX_NREGS(CLASS, MODE) \
1508 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
1510 /* If defined, gives a class of registers that cannot be used as the
1511 operand of a SUBREG that changes the mode of the object illegally. */
1513 /* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
1514 #define REGISTER_MOVE_COST(MODE, FROM, TO) \
1515 (TARGET_ARM ? \
1516 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1517 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
1518 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1519 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1520 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
1521 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1522 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1523 2) \
1525 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
1527 /* Stack layout; function entry, exit and calling. */
1529 /* Define this if pushing a word on the stack
1530 makes the stack pointer a smaller address. */
1531 #define STACK_GROWS_DOWNWARD 1
1533 /* Define this if the nominal address of the stack frame
1534 is at the high-address end of the local variables;
1535 that is, each additional local variable allocated
1536 goes at a more negative offset in the frame. */
1537 #define FRAME_GROWS_DOWNWARD 1
1539 /* Offset within stack frame to start allocating local variables at.
1540 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1541 first local allocated. Otherwise, it is the offset to the BEGINNING
1542 of the first local allocated. */
1543 #define STARTING_FRAME_OFFSET 0
1545 /* If we generate an insn to push BYTES bytes,
1546 this says how many the stack pointer really advances by. */
1547 /* The push insns do not do this rounding implicitly.
1548 So don't define this. */
1549 /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1551 /* Define this if the maximum size of all the outgoing args is to be
1552 accumulated and pushed during the prologue. The amount can be
1553 found in the variable current_function_outgoing_args_size. */
1554 #define ACCUMULATE_OUTGOING_ARGS 1
1556 /* Offset of first parameter from the argument pointer register value. */
1557 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1559 /* Value is the number of byte of arguments automatically
1560 popped when returning from a subroutine call.
1561 FUNDECL is the declaration node of the function (as a tree),
1562 FUNTYPE is the data type of the function (as a tree),
1563 or for a library call it is an identifier node for the subroutine name.
1564 SIZE is the number of bytes of arguments passed on the stack.
1566 On the ARM, the caller does not pop any of its arguments that were passed
1567 on the stack. */
1568 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
1570 /* Define how to find the value returned by a library function
1571 assuming the value has mode MODE. */
1572 #define LIBCALL_VALUE(MODE) \
1573 (TARGET_ARM && TARGET_HARD_FLOAT && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1574 ? gen_rtx_REG (MODE, FIRST_ARM_FP_REGNUM) \
1575 : TARGET_ARM && TARGET_CIRRUS && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1576 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
1577 : TARGET_REALLY_IWMMXT && VECTOR_MODE_SUPPORTED_P (MODE) \
1578 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
1579 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
1581 /* Define how to find the value returned by a function.
1582 VALTYPE is the data type of the value (as a tree).
1583 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1584 otherwise, FUNC is 0. */
1585 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1586 LIBCALL_VALUE (TYPE_MODE (VALTYPE))
1588 /* 1 if N is a possible register number for a function value.
1589 On the ARM, only r0 and f0 can return results. */
1590 /* On a Cirrus chip, mvf0 can return results. */
1591 #define FUNCTION_VALUE_REGNO_P(REGNO) \
1592 ((REGNO) == ARG_REGISTER (1) \
1593 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) && TARGET_CIRRUS) \
1594 || (TARGET_ARM && ((REGNO) == FIRST_IWMMXT_REGNUM) && TARGET_IWMMXT) \
1595 || (TARGET_ARM && ((REGNO) == FIRST_ARM_FP_REGNUM) && TARGET_HARD_FLOAT))
1597 /* How large values are returned */
1598 /* A C expression which can inhibit the returning of certain function values
1599 in registers, based on the type of value. */
1600 #define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
1602 /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1603 values must be in memory. On the ARM, they need only do so if larger
1604 than a word, or if they contain elements offset from zero in the struct. */
1605 #define DEFAULT_PCC_STRUCT_RETURN 0
1607 /* Flags for the call/call_value rtl operations set up by function_arg. */
1608 #define CALL_NORMAL 0x00000000 /* No special processing. */
1609 #define CALL_LONG 0x00000001 /* Always call indirect. */
1610 #define CALL_SHORT 0x00000002 /* Never call indirect. */
1612 /* These bits describe the different types of function supported
1613 by the ARM backend. They are exclusive. ie a function cannot be both a
1614 normal function and an interworked function, for example. Knowing the
1615 type of a function is important for determining its prologue and
1616 epilogue sequences.
1617 Note value 7 is currently unassigned. Also note that the interrupt
1618 function types all have bit 2 set, so that they can be tested for easily.
1619 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1620 machine_function structure is initialized (to zero) func_type will
1621 default to unknown. This will force the first use of arm_current_func_type
1622 to call arm_compute_func_type. */
1623 #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1624 #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1625 #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1626 #define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1627 #define ARM_FT_ISR 4 /* An interrupt service routine. */
1628 #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1629 #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1631 #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1633 /* In addition functions can have several type modifiers,
1634 outlined by these bit masks: */
1635 #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1636 #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1637 #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1638 #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1640 /* Some macros to test these flags. */
1641 #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1642 #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1643 #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1644 #define IS_NAKED(t) (t & ARM_FT_NAKED)
1645 #define IS_NESTED(t) (t & ARM_FT_NESTED)
1647 /* A C structure for machine-specific, per-function data.
1648 This is added to the cfun structure. */
1649 typedef struct machine_function GTY(())
1651 /* Additional stack adjustment in __builtin_eh_throw. */
1652 rtx eh_epilogue_sp_ofs;
1653 /* Records if LR has to be saved for far jumps. */
1654 int far_jump_used;
1655 /* Records if ARG_POINTER was ever live. */
1656 int arg_pointer_live;
1657 /* Records if the save of LR has been eliminated. */
1658 int lr_save_eliminated;
1659 /* The size of the stack frame. Only valid after reload. */
1660 int frame_size;
1661 /* Records the type of the current function. */
1662 unsigned long func_type;
1663 /* Record if the function has a variable argument list. */
1664 int uses_anonymous_args;
1665 /* Records if sibcalls are blocked because an argument
1666 register is needed to preserve stack alignment. */
1667 int sibcall_blocked;
1669 machine_function;
1671 /* A C type for declaring a variable that is used as the first argument of
1672 `FUNCTION_ARG' and other related values. For some target machines, the
1673 type `int' suffices and can hold the number of bytes of argument so far. */
1674 typedef struct
1676 /* This is the number of registers of arguments scanned so far. */
1677 int nregs;
1678 /* This is the number of iWMMXt register arguments scanned so far. */
1679 int iwmmxt_nregs;
1680 int named_count;
1681 int nargs;
1682 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT . */
1683 int call_cookie;
1684 } CUMULATIVE_ARGS;
1686 /* Define where to put the arguments to a function.
1687 Value is zero to push the argument on the stack,
1688 or a hard register in which to store the argument.
1690 MODE is the argument's machine mode.
1691 TYPE is the data type of the argument (as a tree).
1692 This is null for libcalls where that information may
1693 not be available.
1694 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1695 the preceding args and about the function being called.
1696 NAMED is nonzero if this argument is a named parameter
1697 (otherwise it is an extra parameter matching an ellipsis).
1699 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1700 other arguments are passed on the stack. If (NAMED == 0) (which happens
1701 only in assign_parms, since SETUP_INCOMING_VARARGS is defined), say it is
1702 passed in the stack (function_prologue will indeed make it pass in the
1703 stack if necessary). */
1704 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1705 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1707 /* For an arg passed partly in registers and partly in memory,
1708 this is the number of registers used.
1709 For args passed entirely in registers or entirely in memory, zero. */
1710 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1711 (VECTOR_MODE_SUPPORTED_P (MODE) ? 0 : \
1712 NUM_ARG_REGS > (CUM).nregs \
1713 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE))) \
1714 ? NUM_ARG_REGS - (CUM).nregs : 0)
1716 /* A C expression that indicates when an argument must be passed by
1717 reference. If nonzero for an argument, a copy of that argument is
1718 made in memory and a pointer to the argument is passed instead of
1719 the argument itself. The pointer is passed in whatever way is
1720 appropriate for passing a pointer to that type. */
1721 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1722 arm_function_arg_pass_by_reference (&CUM, MODE, TYPE, NAMED)
1724 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1725 for a call to a function whose data type is FNTYPE.
1726 For a library call, FNTYPE is 0.
1727 On the ARM, the offset starts at 0. */
1728 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL) \
1729 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1731 /* Update the data in CUM to advance over an argument
1732 of mode MODE and data type TYPE.
1733 (TYPE is null for libcalls where that information may not be available.) */
1734 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1735 (CUM).nargs += 1; \
1736 if (VECTOR_MODE_SUPPORTED_P (MODE)) \
1737 if ((CUM).named_count <= (CUM).nargs) \
1738 (CUM).nregs += 2; \
1739 else \
1740 (CUM).iwmmxt_nregs += 1; \
1741 else \
1742 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
1744 /* If defined, a C expression that gives the alignment boundary, in bits, of an
1745 argument with the specified mode and type. If it is not defined,
1746 `PARM_BOUNDARY' is used for all arguments. */
1747 #define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
1748 (TARGET_REALLY_IWMMXT && (VALID_IWMMXT_REG_MODE (MODE) || ((MODE) == DFmode)) \
1749 ? IWMMXT_ALIGNMENT : PARM_BOUNDARY)
1751 /* 1 if N is a possible register number for function argument passing.
1752 On the ARM, r0-r3 are used to pass args. */
1753 #define FUNCTION_ARG_REGNO_P(REGNO) \
1754 (IN_RANGE ((REGNO), 0, 3) \
1755 || (TARGET_REALLY_IWMMXT && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1757 /* Implement `va_arg'. */
1758 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1759 arm_va_arg (valist, type)
1762 /* Perform any actions needed for a function that is receiving a variable
1763 number of arguments. CUM is as above. MODE and TYPE are the mode and type
1764 of the current parameter. PRETEND_SIZE is a variable that should be set to
1765 the amount of stack that must be pushed by the prolog to pretend that our
1766 caller pushed it.
1768 Normally, this macro will push all remaining incoming registers on the
1769 stack and set PRETEND_SIZE to the length of the registers pushed.
1771 On the ARM, PRETEND_SIZE is set in order to have the prologue push the last
1772 named arg and all anonymous args onto the stack.
1773 XXX I know the prologue shouldn't be pushing registers, but it is faster
1774 that way. */
1775 #define SETUP_INCOMING_VARARGS(CUM, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
1777 cfun->machine->uses_anonymous_args = 1; \
1778 if ((CUM).nregs < NUM_ARG_REGS) \
1779 (PRETEND_SIZE) = (NUM_ARG_REGS - (CUM).nregs) * UNITS_PER_WORD; \
1782 /* If your target environment doesn't prefix user functions with an
1783 underscore, you may wish to re-define this to prevent any conflicts.
1784 e.g. AOF may prefix mcount with an underscore. */
1785 #ifndef ARM_MCOUNT_NAME
1786 #define ARM_MCOUNT_NAME "*mcount"
1787 #endif
1789 /* Call the function profiler with a given profile label. The Acorn
1790 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1791 On the ARM the full profile code will look like:
1792 .data
1794 .word 0
1795 .text
1796 mov ip, lr
1797 bl mcount
1798 .word LP1
1800 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1801 will output the .text section.
1803 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1804 ``prof'' doesn't seem to mind about this!
1806 Note - this version of the code is designed to work in both ARM and
1807 Thumb modes. */
1808 #ifndef ARM_FUNCTION_PROFILER
1809 #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1811 char temp[20]; \
1812 rtx sym; \
1814 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1815 IP_REGNUM, LR_REGNUM); \
1816 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1817 fputc ('\n', STREAM); \
1818 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1819 sym = gen_rtx (SYMBOL_REF, Pmode, temp); \
1820 assemble_aligned_integer (UNITS_PER_WORD, sym); \
1822 #endif
1824 #ifdef THUMB_FUNCTION_PROFILER
1825 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1826 if (TARGET_ARM) \
1827 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1828 else \
1829 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1830 #else
1831 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1832 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1833 #endif
1835 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1836 the stack pointer does not matter. The value is tested only in
1837 functions that have frame pointers.
1838 No definition is equivalent to always zero.
1840 On the ARM, the function epilogue recovers the stack pointer from the
1841 frame. */
1842 #define EXIT_IGNORE_STACK 1
1844 #define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1846 /* Determine if the epilogue should be output as RTL.
1847 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1848 #define USE_RETURN_INSN(ISCOND) \
1849 (TARGET_ARM ? use_return_insn (ISCOND) : 0)
1851 /* Definitions for register eliminations.
1853 This is an array of structures. Each structure initializes one pair
1854 of eliminable registers. The "from" register number is given first,
1855 followed by "to". Eliminations of the same "from" register are listed
1856 in order of preference.
1858 We have two registers that can be eliminated on the ARM. First, the
1859 arg pointer register can often be eliminated in favor of the stack
1860 pointer register. Secondly, the pseudo frame pointer register can always
1861 be eliminated; it is replaced with either the stack or the real frame
1862 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1863 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1865 #define ELIMINABLE_REGS \
1866 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1867 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1868 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1869 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1870 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1871 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1872 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1874 /* Given FROM and TO register numbers, say whether this elimination is
1875 allowed. Frame pointer elimination is automatically handled.
1877 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
1878 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
1879 pointer, we must eliminate FRAME_POINTER_REGNUM into
1880 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1881 ARG_POINTER_REGNUM. */
1882 #define CAN_ELIMINATE(FROM, TO) \
1883 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1884 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1885 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1886 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1889 #define THUMB_REG_PUSHED_P(reg) \
1890 (regs_ever_live [reg] \
1891 && (! call_used_regs [reg] \
1892 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1893 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1895 /* Define the offset between two registers, one to be eliminated, and the
1896 other its replacement, at the start of a routine. */
1897 #define ARM_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1898 do \
1900 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1902 while (0)
1904 /* Note: This macro must match the code in thumb_function_prologue(). */
1905 #define THUMB_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1907 (OFFSET) = 0; \
1908 if ((FROM) == ARG_POINTER_REGNUM) \
1910 int count_regs = 0; \
1911 int regno; \
1912 for (regno = 8; regno < 13; regno ++) \
1913 if (THUMB_REG_PUSHED_P (regno)) \
1914 count_regs ++; \
1915 if (count_regs) \
1916 (OFFSET) += 4 * count_regs; \
1917 count_regs = 0; \
1918 for (regno = 0; regno <= LAST_LO_REGNUM; regno ++) \
1919 if (THUMB_REG_PUSHED_P (regno)) \
1920 count_regs ++; \
1921 if (count_regs || ! leaf_function_p () || thumb_far_jump_used_p (0))\
1922 (OFFSET) += 4 * (count_regs + 1); \
1923 if (TARGET_BACKTRACE) \
1925 if ((count_regs & 0xFF) == 0 && (regs_ever_live[3] != 0)) \
1926 (OFFSET) += 20; \
1927 else \
1928 (OFFSET) += 16; \
1931 if ((TO) == STACK_POINTER_REGNUM) \
1933 (OFFSET) += current_function_outgoing_args_size; \
1934 (OFFSET) += thumb_get_frame_size (); \
1938 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1939 if (TARGET_ARM) \
1940 ARM_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET); \
1941 else \
1942 THUMB_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET)
1944 /* Special case handling of the location of arguments passed on the stack. */
1945 #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1947 /* Initialize data used by insn expanders. This is called from insn_emit,
1948 once for every function before code is generated. */
1949 #define INIT_EXPANDERS arm_init_expanders ()
1951 /* Output assembler code for a block containing the constant parts
1952 of a trampoline, leaving space for the variable parts.
1954 On the ARM, (if r8 is the static chain regnum, and remembering that
1955 referencing pc adds an offset of 8) the trampoline looks like:
1956 ldr r8, [pc, #0]
1957 ldr pc, [pc]
1958 .word static chain value
1959 .word function's address
1960 XXX FIXME: When the trampoline returns, r8 will be clobbered. */
1961 #define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1963 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1964 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1965 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1966 PC_REGNUM, PC_REGNUM); \
1967 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1968 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1971 /* On the Thumb we always switch into ARM mode to execute the trampoline.
1972 Why - because it is easier. This code will always be branched to via
1973 a BX instruction and since the compiler magically generates the address
1974 of the function the linker has no opportunity to ensure that the
1975 bottom bit is set. Thus the processor will be in ARM mode when it
1976 reaches this code. So we duplicate the ARM trampoline code and add
1977 a switch into Thumb mode as well. */
1978 #define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1980 fprintf (FILE, "\t.code 32\n"); \
1981 fprintf (FILE, ".Ltrampoline_start:\n"); \
1982 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1983 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1984 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1985 IP_REGNUM, PC_REGNUM); \
1986 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1987 IP_REGNUM, IP_REGNUM); \
1988 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1989 fprintf (FILE, "\t.word\t0\n"); \
1990 fprintf (FILE, "\t.word\t0\n"); \
1991 fprintf (FILE, "\t.code 16\n"); \
1994 #define TRAMPOLINE_TEMPLATE(FILE) \
1995 if (TARGET_ARM) \
1996 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1997 else \
1998 THUMB_TRAMPOLINE_TEMPLATE (FILE)
2000 /* Length in units of the trampoline for entering a nested function. */
2001 #define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
2003 /* Alignment required for a trampoline in bits. */
2004 #define TRAMPOLINE_ALIGNMENT 32
2006 /* Emit RTL insns to initialize the variable parts of a trampoline.
2007 FNADDR is an RTX for the address of the function's pure code.
2008 CXT is an RTX for the static chain value for the function. */
2009 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
2011 emit_move_insn \
2012 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 8 : 16)), CXT); \
2013 emit_move_insn \
2014 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 12 : 20)), FNADDR); \
2018 /* Addressing modes, and classification of registers for them. */
2019 #define HAVE_POST_INCREMENT 1
2020 #define HAVE_PRE_INCREMENT TARGET_ARM
2021 #define HAVE_POST_DECREMENT TARGET_ARM
2022 #define HAVE_PRE_DECREMENT TARGET_ARM
2023 #define HAVE_PRE_MODIFY_DISP TARGET_ARM
2024 #define HAVE_POST_MODIFY_DISP TARGET_ARM
2025 #define HAVE_PRE_MODIFY_REG TARGET_ARM
2026 #define HAVE_POST_MODIFY_REG TARGET_ARM
2028 /* Macros to check register numbers against specific register classes. */
2030 /* These assume that REGNO is a hard or pseudo reg number.
2031 They give nonzero only if REGNO is a hard reg of the suitable class
2032 or a pseudo reg currently allocated to a suitable hard reg.
2033 Since they use reg_renumber, they are safe only once reg_renumber
2034 has been allocated, which happens in local-alloc.c. */
2035 #define TEST_REGNO(R, TEST, VALUE) \
2036 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
2038 /* On the ARM, don't allow the pc to be used. */
2039 #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
2040 (TEST_REGNO (REGNO, <, PC_REGNUM) \
2041 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
2042 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
2044 #define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2045 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
2046 || (GET_MODE_SIZE (MODE) >= 4 \
2047 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
2049 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2050 (TARGET_THUMB \
2051 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
2052 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
2054 /* For ARM code, we don't care about the mode, but for Thumb, the index
2055 must be suitable for use in a QImode load. */
2056 #define REGNO_OK_FOR_INDEX_P(REGNO) \
2057 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
2059 /* Maximum number of registers that can appear in a valid memory address.
2060 Shifts in addresses can't be by a register. */
2061 #define MAX_REGS_PER_ADDRESS 2
2063 /* Recognize any constant value that is a valid address. */
2064 /* XXX We can address any constant, eventually... */
2066 #ifdef AOF_ASSEMBLER
2068 #define CONSTANT_ADDRESS_P(X) \
2069 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
2071 #else
2073 #define CONSTANT_ADDRESS_P(X) \
2074 (GET_CODE (X) == SYMBOL_REF \
2075 && (CONSTANT_POOL_ADDRESS_P (X) \
2076 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
2078 #endif /* AOF_ASSEMBLER */
2080 /* Nonzero if the constant value X is a legitimate general operand.
2081 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2083 On the ARM, allow any integer (invalid ones are removed later by insn
2084 patterns), nice doubles and symbol_refs which refer to the function's
2085 constant pool XXX.
2087 When generating pic allow anything. */
2088 #define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2090 #define THUMB_LEGITIMATE_CONSTANT_P(X) \
2091 ( GET_CODE (X) == CONST_INT \
2092 || GET_CODE (X) == CONST_DOUBLE \
2093 || CONSTANT_ADDRESS_P (X) \
2094 || flag_pic)
2096 #define LEGITIMATE_CONSTANT_P(X) \
2097 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2099 /* Special characters prefixed to function names
2100 in order to encode attribute like information.
2101 Note, '@' and '*' have already been taken. */
2102 #define SHORT_CALL_FLAG_CHAR '^'
2103 #define LONG_CALL_FLAG_CHAR '#'
2105 #define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2106 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2108 #define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2109 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2111 #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2112 #define SUBTARGET_NAME_ENCODING_LENGTHS
2113 #endif
2115 /* This is a C fragment for the inside of a switch statement.
2116 Each case label should return the number of characters to
2117 be stripped from the start of a function's name, if that
2118 name starts with the indicated character. */
2119 #define ARM_NAME_ENCODING_LENGTHS \
2120 case SHORT_CALL_FLAG_CHAR: return 1; \
2121 case LONG_CALL_FLAG_CHAR: return 1; \
2122 case '*': return 1; \
2123 SUBTARGET_NAME_ENCODING_LENGTHS
2125 /* This is how to output a reference to a user-level label named NAME.
2126 `assemble_name' uses this. */
2127 #undef ASM_OUTPUT_LABELREF
2128 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
2129 arm_asm_output_labelref (FILE, NAME)
2131 #define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
2132 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
2134 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2135 and check its validity for a certain class.
2136 We have two alternate definitions for each of them.
2137 The usual definition accepts all pseudo regs; the other rejects
2138 them unless they have been allocated suitable hard regs.
2139 The symbol REG_OK_STRICT causes the latter definition to be used. */
2140 #ifndef REG_OK_STRICT
2142 #define ARM_REG_OK_FOR_BASE_P(X) \
2143 (REGNO (X) <= LAST_ARM_REGNUM \
2144 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2145 || REGNO (X) == FRAME_POINTER_REGNUM \
2146 || REGNO (X) == ARG_POINTER_REGNUM)
2148 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2149 (REGNO (X) <= LAST_LO_REGNUM \
2150 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2151 || (GET_MODE_SIZE (MODE) >= 4 \
2152 && (REGNO (X) == STACK_POINTER_REGNUM \
2153 || (X) == hard_frame_pointer_rtx \
2154 || (X) == arg_pointer_rtx)))
2156 #define REG_STRICT_P 0
2158 #else /* REG_OK_STRICT */
2160 #define ARM_REG_OK_FOR_BASE_P(X) \
2161 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
2163 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2164 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
2166 #define REG_STRICT_P 1
2168 #endif /* REG_OK_STRICT */
2170 /* Now define some helpers in terms of the above. */
2172 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2173 (TARGET_THUMB \
2174 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2175 : ARM_REG_OK_FOR_BASE_P (X))
2177 #define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2179 /* For Thumb, a valid index register is anything that can be used in
2180 a byte load instruction. */
2181 #define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2183 /* Nonzero if X is a hard reg that can be used as an index
2184 or if it is a pseudo reg. On the Thumb, the stack pointer
2185 is not suitable. */
2186 #define REG_OK_FOR_INDEX_P(X) \
2187 (TARGET_THUMB \
2188 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2189 : ARM_REG_OK_FOR_INDEX_P (X))
2192 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2193 that is a valid memory address for an instruction.
2194 The MODE argument is the machine mode for the MEM expression
2195 that wants to use this address. */
2197 #define ARM_BASE_REGISTER_RTX_P(X) \
2198 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
2200 #define ARM_INDEX_REGISTER_RTX_P(X) \
2201 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
2203 #define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2205 if (arm_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2206 goto WIN; \
2209 #define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2211 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2212 goto WIN; \
2215 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2216 if (TARGET_ARM) \
2217 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2218 else /* if (TARGET_THUMB) */ \
2219 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2222 /* Try machine-dependent ways of modifying an illegitimate address
2223 to be legitimate. If we find one, return the new, valid address. */
2224 #define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2225 do { \
2226 X = arm_legitimize_address (X, OLDX, MODE); \
2228 if (memory_address_p (MODE, X)) \
2229 goto WIN; \
2230 } while (0)
2232 #define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2233 do { \
2234 if (flag_pic) \
2235 (X) = legitimize_pic_address (OLDX, MODE, NULL_RTX); \
2236 } while (0)
2238 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2239 do { \
2240 if (TARGET_ARM) \
2241 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2242 else \
2243 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2244 } while (0)
2246 /* Go to LABEL if ADDR (a legitimate address expression)
2247 has an effect that depends on the machine mode it is used for. */
2248 #define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2250 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2251 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
2252 goto LABEL; \
2255 /* Nothing helpful to do for the Thumb */
2256 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2257 if (TARGET_ARM) \
2258 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
2261 /* Specify the machine mode that this machine uses
2262 for the index in the tablejump instruction. */
2263 #define CASE_VECTOR_MODE Pmode
2265 /* Define as C expression which evaluates to nonzero if the tablejump
2266 instruction expects the table to contain offsets from the address of the
2267 table.
2268 Do not define this if the table should contain absolute addresses. */
2269 /* #define CASE_VECTOR_PC_RELATIVE 1 */
2271 /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2272 unsigned is probably best, but may break some code. */
2273 #ifndef DEFAULT_SIGNED_CHAR
2274 #define DEFAULT_SIGNED_CHAR 0
2275 #endif
2277 /* Don't cse the address of the function being compiled. */
2278 #define NO_RECURSIVE_FUNCTION_CSE 1
2280 /* Max number of bytes we can move from memory to memory
2281 in one reasonably fast instruction. */
2282 #define MOVE_MAX 4
2284 #undef MOVE_RATIO
2285 #define MOVE_RATIO (arm_arch_xscale ? 4 : 2)
2287 /* Define if operations between registers always perform the operation
2288 on the full register even if a narrower mode is specified. */
2289 #define WORD_REGISTER_OPERATIONS
2291 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2292 will either zero-extend or sign-extend. The value of this macro should
2293 be the code that says which one of the two operations is implicitly
2294 done, NIL if none. */
2295 #define LOAD_EXTEND_OP(MODE) \
2296 (TARGET_THUMB ? ZERO_EXTEND : \
2297 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2298 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
2300 /* Nonzero if access to memory by bytes is slow and undesirable. */
2301 #define SLOW_BYTE_ACCESS 0
2303 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2305 /* Immediate shift counts are truncated by the output routines (or was it
2306 the assembler?). Shift counts in a register are truncated by ARM. Note
2307 that the native compiler puts too large (> 32) immediate shift counts
2308 into a register and shifts by the register, letting the ARM decide what
2309 to do instead of doing that itself. */
2310 /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2311 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2312 On the arm, Y in a register is used modulo 256 for the shift. Only for
2313 rotates is modulo 32 used. */
2314 /* #define SHIFT_COUNT_TRUNCATED 1 */
2316 /* All integers have the same format so truncation is easy. */
2317 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2319 /* Calling from registers is a massive pain. */
2320 #define NO_FUNCTION_CSE 1
2322 /* Chars and shorts should be passed as ints. */
2323 #define PROMOTE_PROTOTYPES 1
2325 /* The machine modes of pointers and functions */
2326 #define Pmode SImode
2327 #define FUNCTION_MODE Pmode
2329 #define ARM_FRAME_RTX(X) \
2330 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2331 || (X) == arg_pointer_rtx)
2333 /* Moves to and from memory are quite expensive */
2334 #define MEMORY_MOVE_COST(M, CLASS, IN) \
2335 (TARGET_ARM ? 10 : \
2336 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2337 * (CLASS == LO_REGS ? 1 : 2)))
2339 /* Try to generate sequences that don't involve branches, we can then use
2340 conditional instructions */
2341 #define BRANCH_COST \
2342 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
2344 /* Position Independent Code. */
2345 /* We decide which register to use based on the compilation options and
2346 the assembler in use; this is more general than the APCS restriction of
2347 using sb (r9) all the time. */
2348 extern int arm_pic_register;
2350 /* Used when parsing command line option -mpic-register=. */
2351 extern const char * arm_pic_register_string;
2353 /* The register number of the register used to address a table of static
2354 data addresses in memory. */
2355 #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2357 #define FINALIZE_PIC arm_finalize_pic (1)
2359 /* We can't directly access anything that contains a symbol,
2360 nor can we indirect via the constant pool. */
2361 #define LEGITIMATE_PIC_OPERAND_P(X) \
2362 (!(symbol_mentioned_p (X) \
2363 || label_mentioned_p (X) \
2364 || (GET_CODE (X) == SYMBOL_REF \
2365 && CONSTANT_POOL_ADDRESS_P (X) \
2366 && (symbol_mentioned_p (get_pool_constant (X)) \
2367 || label_mentioned_p (get_pool_constant (X))))))
2369 /* We need to know when we are making a constant pool; this determines
2370 whether data needs to be in the GOT or can be referenced via a GOT
2371 offset. */
2372 extern int making_const_table;
2374 /* Handle pragmas for compatibility with Intel's compilers. */
2375 #define REGISTER_TARGET_PRAGMAS() do { \
2376 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2377 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2378 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2379 } while (0)
2381 /* Condition code information. */
2382 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2383 return the mode to be used for the comparison. */
2385 #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2387 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2389 #define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2390 do \
2392 if (GET_CODE (OP1) == CONST_INT \
2393 && ! (const_ok_for_arm (INTVAL (OP1)) \
2394 || (const_ok_for_arm (- INTVAL (OP1))))) \
2396 rtx const_op = OP1; \
2397 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2398 OP1 = const_op; \
2401 while (0)
2403 /* The arm5 clz instruction returns 32. */
2404 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
2406 #undef ASM_APP_OFF
2407 #define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
2409 /* Output a push or a pop instruction (only used when profiling). */
2410 #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2411 if (TARGET_ARM) \
2412 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2413 STACK_POINTER_REGNUM, REGNO); \
2414 else \
2415 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO)
2418 #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2419 if (TARGET_ARM) \
2420 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2421 STACK_POINTER_REGNUM, REGNO); \
2422 else \
2423 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO)
2425 /* This is how to output a label which precedes a jumptable. Since
2426 Thumb instructions are 2 bytes, we may need explicit alignment here. */
2427 #undef ASM_OUTPUT_CASE_LABEL
2428 #define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2429 do \
2431 if (TARGET_THUMB) \
2432 ASM_OUTPUT_ALIGN (FILE, 2); \
2433 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
2435 while (0)
2437 #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2438 do \
2440 if (TARGET_THUMB) \
2442 if (is_called_in_ARM_mode (DECL)) \
2443 fprintf (STREAM, "\t.code 32\n") ; \
2444 else \
2445 fprintf (STREAM, "\t.thumb_func\n") ; \
2447 if (TARGET_POKE_FUNCTION_NAME) \
2448 arm_poke_function_name (STREAM, (char *) NAME); \
2450 while (0)
2452 /* For aliases of functions we use .thumb_set instead. */
2453 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2454 do \
2456 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2457 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2459 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2461 fprintf (FILE, "\t.thumb_set "); \
2462 assemble_name (FILE, LABEL1); \
2463 fprintf (FILE, ","); \
2464 assemble_name (FILE, LABEL2); \
2465 fprintf (FILE, "\n"); \
2467 else \
2468 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2470 while (0)
2472 #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2473 /* To support -falign-* switches we need to use .p2align so
2474 that alignment directives in code sections will be padded
2475 with no-op instructions, rather than zeroes. */
2476 #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2477 if ((LOG) != 0) \
2479 if ((MAX_SKIP) == 0) \
2480 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2481 else \
2482 fprintf ((FILE), "\t.p2align %d,,%d\n", \
2483 (int) (LOG), (int) (MAX_SKIP)); \
2485 #endif
2487 /* Only perform branch elimination (by making instructions conditional) if
2488 we're optimizing. Otherwise it's of no use anyway. */
2489 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2490 if (TARGET_ARM && optimize) \
2491 arm_final_prescan_insn (INSN); \
2492 else if (TARGET_THUMB) \
2493 thumb_final_prescan_insn (INSN)
2495 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2496 (CODE == '@' || CODE == '|' \
2497 || (TARGET_ARM && (CODE == '?')) \
2498 || (TARGET_THUMB && (CODE == '_')))
2500 /* Output an operand of an instruction. */
2501 #define PRINT_OPERAND(STREAM, X, CODE) \
2502 arm_print_operand (STREAM, X, CODE)
2504 #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2505 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2506 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2507 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2508 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2509 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2510 : 0))))
2512 /* Output the address of an operand. */
2513 #define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2515 int is_minus = GET_CODE (X) == MINUS; \
2517 if (GET_CODE (X) == REG) \
2518 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2519 else if (GET_CODE (X) == PLUS || is_minus) \
2521 rtx base = XEXP (X, 0); \
2522 rtx index = XEXP (X, 1); \
2523 HOST_WIDE_INT offset = 0; \
2524 if (GET_CODE (base) != REG) \
2526 /* Ensure that BASE is a register */ \
2527 /* (one of them must be). */ \
2528 rtx temp = base; \
2529 base = index; \
2530 index = temp; \
2532 switch (GET_CODE (index)) \
2534 case CONST_INT: \
2535 offset = INTVAL (index); \
2536 if (is_minus) \
2537 offset = -offset; \
2538 asm_fprintf (STREAM, "[%r, #%wd]", \
2539 REGNO (base), offset); \
2540 break; \
2542 case REG: \
2543 asm_fprintf (STREAM, "[%r, %s%r]", \
2544 REGNO (base), is_minus ? "-" : "", \
2545 REGNO (index)); \
2546 break; \
2548 case MULT: \
2549 case ASHIFTRT: \
2550 case LSHIFTRT: \
2551 case ASHIFT: \
2552 case ROTATERT: \
2554 asm_fprintf (STREAM, "[%r, %s%r", \
2555 REGNO (base), is_minus ? "-" : "", \
2556 REGNO (XEXP (index, 0))); \
2557 arm_print_operand (STREAM, index, 'S'); \
2558 fputs ("]", STREAM); \
2559 break; \
2562 default: \
2563 abort(); \
2566 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2567 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2569 extern enum machine_mode output_memory_reference_mode; \
2571 if (GET_CODE (XEXP (X, 0)) != REG) \
2572 abort (); \
2574 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2575 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2576 REGNO (XEXP (X, 0)), \
2577 GET_CODE (X) == PRE_DEC ? "-" : "", \
2578 GET_MODE_SIZE (output_memory_reference_mode)); \
2579 else \
2580 asm_fprintf (STREAM, "[%r], #%s%d", \
2581 REGNO (XEXP (X, 0)), \
2582 GET_CODE (X) == POST_DEC ? "-" : "", \
2583 GET_MODE_SIZE (output_memory_reference_mode)); \
2585 else if (GET_CODE (X) == PRE_MODIFY) \
2587 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2588 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2589 asm_fprintf (STREAM, "#%wd]!", \
2590 INTVAL (XEXP (XEXP (X, 1), 1))); \
2591 else \
2592 asm_fprintf (STREAM, "%r]!", \
2593 REGNO (XEXP (XEXP (X, 1), 1))); \
2595 else if (GET_CODE (X) == POST_MODIFY) \
2597 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2598 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2599 asm_fprintf (STREAM, "#%wd", \
2600 INTVAL (XEXP (XEXP (X, 1), 1))); \
2601 else \
2602 asm_fprintf (STREAM, "%r", \
2603 REGNO (XEXP (XEXP (X, 1), 1))); \
2605 else output_addr_const (STREAM, X); \
2608 #define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2610 if (GET_CODE (X) == REG) \
2611 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2612 else if (GET_CODE (X) == POST_INC) \
2613 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2614 else if (GET_CODE (X) == PLUS) \
2616 if (GET_CODE (XEXP (X, 0)) != REG) \
2617 abort (); \
2618 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2619 asm_fprintf (STREAM, "[%r, #%wd]", \
2620 REGNO (XEXP (X, 0)), \
2621 INTVAL (XEXP (X, 1))); \
2622 else \
2623 asm_fprintf (STREAM, "[%r, %r]", \
2624 REGNO (XEXP (X, 0)), \
2625 REGNO (XEXP (X, 1))); \
2627 else \
2628 output_addr_const (STREAM, X); \
2631 #define PRINT_OPERAND_ADDRESS(STREAM, X) \
2632 if (TARGET_ARM) \
2633 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2634 else \
2635 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2637 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2638 if (GET_CODE (X) != CONST_VECTOR \
2639 || ! arm_emit_vector_const (FILE, X)) \
2640 goto FAIL;
2642 /* A C expression whose value is RTL representing the value of the return
2643 address for the frame COUNT steps up from the current frame. */
2645 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2646 arm_return_addr (COUNT, FRAME)
2648 /* Mask of the bits in the PC that contain the real return address
2649 when running in 26-bit mode. */
2650 #define RETURN_ADDR_MASK26 (0x03fffffc)
2652 /* Pick up the return address upon entry to a procedure. Used for
2653 dwarf2 unwind information. This also enables the table driven
2654 mechanism. */
2655 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2656 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2658 /* Used to mask out junk bits from the return address, such as
2659 processor state, interrupt status, condition codes and the like. */
2660 #define MASK_RETURN_ADDR \
2661 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2662 in 26 bit mode, the condition codes must be masked out of the \
2663 return address. This does not apply to ARM6 and later processors \
2664 when running in 32 bit mode. */ \
2665 ((!TARGET_APCS_32) ? (gen_int_mode (RETURN_ADDR_MASK26, Pmode)) \
2666 : (arm_arch4 || TARGET_THUMB) ? \
2667 (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2668 : arm_gen_return_addr_mask ())
2671 /* Define the codes that are matched by predicates in arm.c */
2672 #define PREDICATE_CODES \
2673 {"s_register_operand", {SUBREG, REG}}, \
2674 {"arm_hard_register_operand", {REG}}, \
2675 {"f_register_operand", {SUBREG, REG}}, \
2676 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2677 {"fpa_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2678 {"fpa_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2679 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2680 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2681 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2682 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2683 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2684 {"offsettable_memory_operand", {MEM}}, \
2685 {"bad_signed_byte_operand", {MEM}}, \
2686 {"alignable_memory_operand", {MEM}}, \
2687 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2688 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2689 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2690 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2691 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2692 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2693 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2694 {"load_multiple_operation", {PARALLEL}}, \
2695 {"store_multiple_operation", {PARALLEL}}, \
2696 {"equality_operator", {EQ, NE}}, \
2697 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2698 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2699 UNGE, UNGT}}, \
2700 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2701 {"const_shift_operand", {CONST_INT}}, \
2702 {"multi_register_push", {PARALLEL}}, \
2703 {"cc_register", {REG}}, \
2704 {"logical_binary_operator", {AND, IOR, XOR}}, \
2705 {"cirrus_register_operand", {REG}}, \
2706 {"cirrus_fp_register", {REG}}, \
2707 {"cirrus_shift_const", {CONST_INT}}, \
2708 {"dominant_cc_register", {REG}},
2710 /* Define this if you have special predicates that know special things
2711 about modes. Genrecog will warn about certain forms of
2712 match_operand without a mode; if the operand predicate is listed in
2713 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
2714 #define SPECIAL_MODE_PREDICATES \
2715 "cc_register", "dominant_cc_register",
2717 enum arm_builtins
2719 ARM_BUILTIN_GETWCX,
2720 ARM_BUILTIN_SETWCX,
2722 ARM_BUILTIN_WZERO,
2724 ARM_BUILTIN_WAVG2BR,
2725 ARM_BUILTIN_WAVG2HR,
2726 ARM_BUILTIN_WAVG2B,
2727 ARM_BUILTIN_WAVG2H,
2729 ARM_BUILTIN_WACCB,
2730 ARM_BUILTIN_WACCH,
2731 ARM_BUILTIN_WACCW,
2733 ARM_BUILTIN_WMACS,
2734 ARM_BUILTIN_WMACSZ,
2735 ARM_BUILTIN_WMACU,
2736 ARM_BUILTIN_WMACUZ,
2738 ARM_BUILTIN_WSADB,
2739 ARM_BUILTIN_WSADBZ,
2740 ARM_BUILTIN_WSADH,
2741 ARM_BUILTIN_WSADHZ,
2743 ARM_BUILTIN_WALIGN,
2745 ARM_BUILTIN_TMIA,
2746 ARM_BUILTIN_TMIAPH,
2747 ARM_BUILTIN_TMIABB,
2748 ARM_BUILTIN_TMIABT,
2749 ARM_BUILTIN_TMIATB,
2750 ARM_BUILTIN_TMIATT,
2752 ARM_BUILTIN_TMOVMSKB,
2753 ARM_BUILTIN_TMOVMSKH,
2754 ARM_BUILTIN_TMOVMSKW,
2756 ARM_BUILTIN_TBCSTB,
2757 ARM_BUILTIN_TBCSTH,
2758 ARM_BUILTIN_TBCSTW,
2760 ARM_BUILTIN_WMADDS,
2761 ARM_BUILTIN_WMADDU,
2763 ARM_BUILTIN_WPACKHSS,
2764 ARM_BUILTIN_WPACKWSS,
2765 ARM_BUILTIN_WPACKDSS,
2766 ARM_BUILTIN_WPACKHUS,
2767 ARM_BUILTIN_WPACKWUS,
2768 ARM_BUILTIN_WPACKDUS,
2770 ARM_BUILTIN_WADDB,
2771 ARM_BUILTIN_WADDH,
2772 ARM_BUILTIN_WADDW,
2773 ARM_BUILTIN_WADDSSB,
2774 ARM_BUILTIN_WADDSSH,
2775 ARM_BUILTIN_WADDSSW,
2776 ARM_BUILTIN_WADDUSB,
2777 ARM_BUILTIN_WADDUSH,
2778 ARM_BUILTIN_WADDUSW,
2779 ARM_BUILTIN_WSUBB,
2780 ARM_BUILTIN_WSUBH,
2781 ARM_BUILTIN_WSUBW,
2782 ARM_BUILTIN_WSUBSSB,
2783 ARM_BUILTIN_WSUBSSH,
2784 ARM_BUILTIN_WSUBSSW,
2785 ARM_BUILTIN_WSUBUSB,
2786 ARM_BUILTIN_WSUBUSH,
2787 ARM_BUILTIN_WSUBUSW,
2789 ARM_BUILTIN_WAND,
2790 ARM_BUILTIN_WANDN,
2791 ARM_BUILTIN_WOR,
2792 ARM_BUILTIN_WXOR,
2794 ARM_BUILTIN_WCMPEQB,
2795 ARM_BUILTIN_WCMPEQH,
2796 ARM_BUILTIN_WCMPEQW,
2797 ARM_BUILTIN_WCMPGTUB,
2798 ARM_BUILTIN_WCMPGTUH,
2799 ARM_BUILTIN_WCMPGTUW,
2800 ARM_BUILTIN_WCMPGTSB,
2801 ARM_BUILTIN_WCMPGTSH,
2802 ARM_BUILTIN_WCMPGTSW,
2804 ARM_BUILTIN_TEXTRMSB,
2805 ARM_BUILTIN_TEXTRMSH,
2806 ARM_BUILTIN_TEXTRMSW,
2807 ARM_BUILTIN_TEXTRMUB,
2808 ARM_BUILTIN_TEXTRMUH,
2809 ARM_BUILTIN_TEXTRMUW,
2810 ARM_BUILTIN_TINSRB,
2811 ARM_BUILTIN_TINSRH,
2812 ARM_BUILTIN_TINSRW,
2814 ARM_BUILTIN_WMAXSW,
2815 ARM_BUILTIN_WMAXSH,
2816 ARM_BUILTIN_WMAXSB,
2817 ARM_BUILTIN_WMAXUW,
2818 ARM_BUILTIN_WMAXUH,
2819 ARM_BUILTIN_WMAXUB,
2820 ARM_BUILTIN_WMINSW,
2821 ARM_BUILTIN_WMINSH,
2822 ARM_BUILTIN_WMINSB,
2823 ARM_BUILTIN_WMINUW,
2824 ARM_BUILTIN_WMINUH,
2825 ARM_BUILTIN_WMINUB,
2827 ARM_BUILTIN_WMULUH,
2828 ARM_BUILTIN_WMULSH,
2829 ARM_BUILTIN_WMULUL,
2831 ARM_BUILTIN_PSADBH,
2832 ARM_BUILTIN_WSHUFH,
2834 ARM_BUILTIN_WSLLH,
2835 ARM_BUILTIN_WSLLW,
2836 ARM_BUILTIN_WSLLD,
2837 ARM_BUILTIN_WSRAH,
2838 ARM_BUILTIN_WSRAW,
2839 ARM_BUILTIN_WSRAD,
2840 ARM_BUILTIN_WSRLH,
2841 ARM_BUILTIN_WSRLW,
2842 ARM_BUILTIN_WSRLD,
2843 ARM_BUILTIN_WRORH,
2844 ARM_BUILTIN_WRORW,
2845 ARM_BUILTIN_WRORD,
2846 ARM_BUILTIN_WSLLHI,
2847 ARM_BUILTIN_WSLLWI,
2848 ARM_BUILTIN_WSLLDI,
2849 ARM_BUILTIN_WSRAHI,
2850 ARM_BUILTIN_WSRAWI,
2851 ARM_BUILTIN_WSRADI,
2852 ARM_BUILTIN_WSRLHI,
2853 ARM_BUILTIN_WSRLWI,
2854 ARM_BUILTIN_WSRLDI,
2855 ARM_BUILTIN_WRORHI,
2856 ARM_BUILTIN_WRORWI,
2857 ARM_BUILTIN_WRORDI,
2859 ARM_BUILTIN_WUNPCKIHB,
2860 ARM_BUILTIN_WUNPCKIHH,
2861 ARM_BUILTIN_WUNPCKIHW,
2862 ARM_BUILTIN_WUNPCKILB,
2863 ARM_BUILTIN_WUNPCKILH,
2864 ARM_BUILTIN_WUNPCKILW,
2866 ARM_BUILTIN_WUNPCKEHSB,
2867 ARM_BUILTIN_WUNPCKEHSH,
2868 ARM_BUILTIN_WUNPCKEHSW,
2869 ARM_BUILTIN_WUNPCKEHUB,
2870 ARM_BUILTIN_WUNPCKEHUH,
2871 ARM_BUILTIN_WUNPCKEHUW,
2872 ARM_BUILTIN_WUNPCKELSB,
2873 ARM_BUILTIN_WUNPCKELSH,
2874 ARM_BUILTIN_WUNPCKELSW,
2875 ARM_BUILTIN_WUNPCKELUB,
2876 ARM_BUILTIN_WUNPCKELUH,
2877 ARM_BUILTIN_WUNPCKELUW,
2879 ARM_BUILTIN_MAX
2881 #endif /* ! GCC_ARM_H */