Merge tree-ssa-20020619-branch into mainline.
[official-gcc.git] / gcc / config / arm / arm.h
blob518e387bba8dbc71b784a9728bdc8b3b1264a260
1 /* Definitions of target machine for GNU compiler, for ARM.
2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
5 and Martin Simmons (@harleqn.co.uk).
6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
9 This file is part of GCC.
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
26 #ifndef GCC_ARM_H
27 #define GCC_ARM_H
29 /* The archetecture define. */
30 extern char arm_arch_name[];
32 /* Target CPU builtins. */
33 #define TARGET_CPU_CPP_BUILTINS() \
34 do \
35 { \
36 /* Define __arm__ even when in thumb mode, for \
37 consistency with armcc. */ \
38 builtin_define ("__arm__"); \
39 if (TARGET_THUMB) \
40 builtin_define ("__thumb__"); \
42 if (TARGET_BIG_END) \
43 { \
44 builtin_define ("__ARMEB__"); \
45 if (TARGET_THUMB) \
46 builtin_define ("__THUMBEB__"); \
47 if (TARGET_LITTLE_WORDS) \
48 builtin_define ("__ARMWEL__"); \
49 } \
50 else \
51 { \
52 builtin_define ("__ARMEL__"); \
53 if (TARGET_THUMB) \
54 builtin_define ("__THUMBEL__"); \
55 } \
57 if (TARGET_APCS_32) \
58 builtin_define ("__APCS_32__"); \
59 else \
60 builtin_define ("__APCS_26__"); \
62 if (TARGET_SOFT_FLOAT) \
63 builtin_define ("__SOFTFP__"); \
65 if (TARGET_VFP) \
66 builtin_define ("__VFP_FP__"); \
68 /* Add a define for interworking. \
69 Needed when building libgcc.a. */ \
70 if (TARGET_INTERWORK) \
71 builtin_define ("__THUMB_INTERWORK__"); \
73 builtin_assert ("cpu=arm"); \
74 builtin_assert ("machine=arm"); \
76 builtin_define (arm_arch_name); \
77 if (arm_arch_cirrus) \
78 builtin_define ("__MAVERICK__"); \
79 if (arm_arch_xscale) \
80 builtin_define ("__XSCALE__"); \
81 if (arm_arch_iwmmxt) \
82 builtin_define ("__IWMMXT__"); \
83 } while (0)
85 /* The various ARM cores. */
86 enum processor_type
88 #define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
89 NAME,
90 #include "arm-cores.def"
91 #undef ARM_CORE
92 /* Used to indicate that no processor has been specified. */
93 arm_none
96 enum target_cpus
98 #define ARM_CORE(NAME, ARCH, FLAGS, COSTS) \
99 TARGET_CPU_##NAME,
100 #include "arm-cores.def"
101 #undef ARM_CORE
102 TARGET_CPU_generic
105 /* The processor for which instructions should be scheduled. */
106 extern enum processor_type arm_tune;
108 typedef enum arm_cond_code
110 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
111 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
113 arm_cc;
115 extern arm_cc arm_current_cc;
117 #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
119 extern int arm_target_label;
120 extern int arm_ccfsm_state;
121 extern GTY(()) rtx arm_target_insn;
122 /* Run-time compilation parameters selecting different hardware subsets. */
123 extern int target_flags;
124 /* The floating point mode. */
125 extern const char *target_fpu_name;
126 /* For backwards compatibility. */
127 extern const char *target_fpe_name;
128 /* Whether to use floating point hardware. */
129 extern const char *target_float_abi_name;
130 /* Which ABI to use. */
131 extern const char *target_abi_name;
132 /* Define the information needed to generate branch insns. This is
133 stored from the compare operation. */
134 extern GTY(()) rtx arm_compare_op0;
135 extern GTY(()) rtx arm_compare_op1;
136 /* The label of the current constant pool. */
137 extern rtx pool_vector_label;
138 /* Set to 1 when a return insn is output, this means that the epilogue
139 is not needed. */
140 extern int return_used_this_function;
141 /* Used to produce AOF syntax assembler. */
142 extern GTY(()) rtx aof_pic_label;
144 /* Just in case configure has failed to define anything. */
145 #ifndef TARGET_CPU_DEFAULT
146 #define TARGET_CPU_DEFAULT TARGET_CPU_generic
147 #endif
150 #undef CPP_SPEC
151 #define CPP_SPEC "%(subtarget_cpp_spec) \
152 %{mapcs-32:%{mapcs-26: \
153 %e-mapcs-26 and -mapcs-32 may not be used together}} \
154 %{msoft-float:%{mhard-float: \
155 %e-msoft-float and -mhard_float may not be used together}} \
156 %{mbig-endian:%{mlittle-endian: \
157 %e-mbig-endian and -mlittle-endian may not be used together}}"
159 #ifndef CC1_SPEC
160 #define CC1_SPEC ""
161 #endif
163 /* This macro defines names of additional specifications to put in the specs
164 that can be used in various specifications like CC1_SPEC. Its definition
165 is an initializer with a subgrouping for each command option.
167 Each subgrouping contains a string constant, that defines the
168 specification name, and a string constant that used by the GCC driver
169 program.
171 Do not define this macro if it does not need to do anything. */
172 #define EXTRA_SPECS \
173 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
174 SUBTARGET_EXTRA_SPECS
176 #ifndef SUBTARGET_EXTRA_SPECS
177 #define SUBTARGET_EXTRA_SPECS
178 #endif
180 #ifndef SUBTARGET_CPP_SPEC
181 #define SUBTARGET_CPP_SPEC ""
182 #endif
184 /* Run-time Target Specification. */
185 #ifndef TARGET_VERSION
186 #define TARGET_VERSION fputs (" (ARM/generic)", stderr);
187 #endif
189 /* Nonzero if the function prologue (and epilogue) should obey
190 the ARM Procedure Call Standard. */
191 #define ARM_FLAG_APCS_FRAME (1 << 0)
193 /* Nonzero if the function prologue should output the function name to enable
194 the post mortem debugger to print a backtrace (very useful on RISCOS,
195 unused on RISCiX). Specifying this flag also enables
196 -fno-omit-frame-pointer.
197 XXX Must still be implemented in the prologue. */
198 #define ARM_FLAG_POKE (1 << 1)
200 /* Nonzero if floating point instructions are emulated by the FPE, in which
201 case instruction scheduling becomes very uninteresting. */
202 #define ARM_FLAG_FPE (1 << 2)
204 /* Nonzero if destined for a processor in 32-bit program mode. Takes out bit
205 that assume restoration of the condition flags when returning from a
206 branch and link (ie a function). */
207 #define ARM_FLAG_APCS_32 (1 << 3)
209 /* FLAGS 0x0008 and 0x0010 are now spare (used to be arm3/6 selection). */
211 /* Nonzero if stack checking should be performed on entry to each function
212 which allocates temporary variables on the stack. */
213 #define ARM_FLAG_APCS_STACK (1 << 4)
215 /* Nonzero if floating point parameters should be passed to functions in
216 floating point registers. */
217 #define ARM_FLAG_APCS_FLOAT (1 << 5)
219 /* Nonzero if re-entrant, position independent code should be generated.
220 This is equivalent to -fpic. */
221 #define ARM_FLAG_APCS_REENT (1 << 6)
223 /* Nonzero if the MMU will trap unaligned word accesses, so shorts must
224 be loaded using either LDRH or LDRB instructions. */
225 #define ARM_FLAG_MMU_TRAPS (1 << 7)
227 /* Nonzero if all floating point instructions are missing (and there is no
228 emulator either). Generate function calls for all ops in this case. */
229 #define ARM_FLAG_SOFT_FLOAT (1 << 8)
231 /* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
232 #define ARM_FLAG_BIG_END (1 << 9)
234 /* Nonzero if we should compile for Thumb interworking. */
235 #define ARM_FLAG_INTERWORK (1 << 10)
237 /* Nonzero if we should have little-endian words even when compiling for
238 big-endian (for backwards compatibility with older versions of GCC). */
239 #define ARM_FLAG_LITTLE_WORDS (1 << 11)
241 /* Nonzero if we need to protect the prolog from scheduling */
242 #define ARM_FLAG_NO_SCHED_PRO (1 << 12)
244 /* Nonzero if a call to abort should be generated if a noreturn
245 function tries to return. */
246 #define ARM_FLAG_ABORT_NORETURN (1 << 13)
248 /* Nonzero if function prologues should not load the PIC register. */
249 #define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
251 /* Nonzero if all call instructions should be indirect. */
252 #define ARM_FLAG_LONG_CALLS (1 << 15)
254 /* Nonzero means that the target ISA is the THUMB, not the ARM. */
255 #define ARM_FLAG_THUMB (1 << 16)
257 /* Set if a TPCS style stack frame should be generated, for non-leaf
258 functions, even if they do not need one. */
259 #define THUMB_FLAG_BACKTRACE (1 << 17)
261 /* Set if a TPCS style stack frame should be generated, for leaf
262 functions, even if they do not need one. */
263 #define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
265 /* Set if externally visible functions should assume that they
266 might be called in ARM mode, from a non-thumb aware code. */
267 #define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
269 /* Set if calls via function pointers should assume that their
270 destination is non-Thumb aware. */
271 #define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
273 /* Fix invalid Cirrus instruction combinations by inserting NOPs. */
274 #define CIRRUS_FIX_INVALID_INSNS (1 << 21)
276 #define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
277 #define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
278 #define TARGET_FPE (target_flags & ARM_FLAG_FPE)
279 #define TARGET_APCS_32 (target_flags & ARM_FLAG_APCS_32)
280 #define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
281 #define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
282 #define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
283 #define TARGET_MMU_TRAPS (target_flags & ARM_FLAG_MMU_TRAPS)
284 #define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
285 #define TARGET_SOFT_FLOAT_ABI (arm_float_abi != ARM_FLOAT_ABI_HARD)
286 #define TARGET_HARD_FLOAT (arm_float_abi == ARM_FLOAT_ABI_HARD)
287 #define TARGET_FPA (arm_fp_model == ARM_FP_MODEL_FPA)
288 #define TARGET_MAVERICK (arm_fp_model == ARM_FP_MODEL_MAVERICK)
289 #define TARGET_VFP (arm_fp_model == ARM_FP_MODEL_VFP)
290 #define TARGET_IWMMXT (arm_arch_iwmmxt)
291 #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
292 #define TARGET_IWMMXT_ABI (TARGET_ARM && arm_abi == ARM_ABI_IWMMXT)
293 #define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
294 #define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
295 #define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
296 #define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
297 #define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
298 #define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
299 #define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
300 #define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
301 #define TARGET_ARM (! TARGET_THUMB)
302 #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
303 #define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
304 #define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
305 #define TARGET_BACKTRACE (leaf_function_p () \
306 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
307 : (target_flags & THUMB_FLAG_BACKTRACE))
308 #define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
309 #define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN)
310 #define TARGET_AAPCS_BASED \
311 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
313 /* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
314 #ifndef SUBTARGET_SWITCHES
315 #define SUBTARGET_SWITCHES
316 #endif
318 #define TARGET_SWITCHES \
320 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
321 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
322 N_("Generate APCS conformant stack frames") }, \
323 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
324 {"poke-function-name", ARM_FLAG_POKE, \
325 N_("Store function names in object code") }, \
326 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
327 {"fpe", ARM_FLAG_FPE, "" }, \
328 {"apcs-32", ARM_FLAG_APCS_32, \
329 N_("Use the 32-bit version of the APCS") }, \
330 {"apcs-26", -ARM_FLAG_APCS_32, \
331 N_("Use the 26-bit version of the APCS") }, \
332 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
333 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
334 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
335 N_("Pass FP arguments in FP registers") }, \
336 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
337 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
338 N_("Generate re-entrant, PIC code") }, \
339 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
340 {"alignment-traps", ARM_FLAG_MMU_TRAPS, \
341 N_("The MMU will trap on unaligned accesses") }, \
342 {"no-alignment-traps", -ARM_FLAG_MMU_TRAPS, "" }, \
343 {"short-load-bytes", ARM_FLAG_MMU_TRAPS, "" }, \
344 {"no-short-load-bytes", -ARM_FLAG_MMU_TRAPS, "" }, \
345 {"short-load-words", -ARM_FLAG_MMU_TRAPS, "" }, \
346 {"no-short-load-words", ARM_FLAG_MMU_TRAPS, "" }, \
347 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
348 N_("Use library calls to perform FP operations") }, \
349 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
350 N_("Use hardware floating point instructions") }, \
351 {"big-endian", ARM_FLAG_BIG_END, \
352 N_("Assume target CPU is configured as big endian") }, \
353 {"little-endian", -ARM_FLAG_BIG_END, \
354 N_("Assume target CPU is configured as little endian") }, \
355 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
356 N_("Assume big endian bytes, little endian words") }, \
357 {"thumb-interwork", ARM_FLAG_INTERWORK, \
358 N_("Support calls between Thumb and ARM instruction sets") }, \
359 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
360 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
361 N_("Generate a call to abort if a noreturn function returns")}, \
362 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
363 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
364 N_("Do not move instructions into a function's prologue") }, \
365 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
366 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
367 N_("Do not load the PIC register in function prologues") }, \
368 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
369 {"long-calls", ARM_FLAG_LONG_CALLS, \
370 N_("Generate call insns as indirect calls, if necessary") }, \
371 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
372 {"thumb", ARM_FLAG_THUMB, \
373 N_("Compile for the Thumb not the ARM") }, \
374 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
375 {"arm", -ARM_FLAG_THUMB, "" }, \
376 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
377 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
378 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
379 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
380 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
381 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
382 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
383 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
384 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
385 "" }, \
386 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
387 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
388 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
389 "" }, \
390 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
391 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
392 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
393 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
394 SUBTARGET_SWITCHES \
395 {"", TARGET_DEFAULT, "" } \
398 #define TARGET_OPTIONS \
400 {"cpu=", & arm_select[0].string, \
401 N_("Specify the name of the target CPU"), 0}, \
402 {"arch=", & arm_select[1].string, \
403 N_("Specify the name of the target architecture"), 0}, \
404 {"tune=", & arm_select[2].string, "", 0}, \
405 {"fpe=", & target_fpe_name, "", 0}, \
406 {"fp=", & target_fpe_name, "", 0}, \
407 {"fpu=", & target_fpu_name, \
408 N_("Specify the name of the target floating point hardware/format"), 0}, \
409 {"float-abi=", & target_float_abi_name, \
410 N_("Specify if floating point hardware should be used"), 0}, \
411 {"structure-size-boundary=", & structure_size_string, \
412 N_("Specify the minimum bit alignment of structures"), 0}, \
413 {"pic-register=", & arm_pic_register_string, \
414 N_("Specify the register to be used for PIC addressing"), 0}, \
415 {"abi=", &target_abi_name, N_("Specify an ABI"), 0} \
418 /* Support for a compile-time default CPU, et cetera. The rules are:
419 --with-arch is ignored if -march or -mcpu are specified.
420 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
421 by --with-arch.
422 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
423 by -march).
424 --with-float is ignored if -mhard-float, -msoft-float or -mfloat-abi are
425 specified.
426 --with-fpu is ignored if -mfpu is specified.
427 --with-abi is ignored is -mabi is specified. */
428 #define OPTION_DEFAULT_SPECS \
429 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
430 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
431 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
432 {"float", \
433 "%{!msoft-float:%{!mhard-float:%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}}}" }, \
434 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
435 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"},
437 struct arm_cpu_select
439 const char * string;
440 const char * name;
441 const struct processors * processors;
444 /* This is a magic array. If the user specifies a command line switch
445 which matches one of the entries in TARGET_OPTIONS then the corresponding
446 string pointer will be set to the value specified by the user. */
447 extern struct arm_cpu_select arm_select[];
449 enum prog_mode_type
451 prog_mode26,
452 prog_mode32
455 /* Recast the program mode class to be the prog_mode attribute. */
456 #define arm_prog_mode ((enum attr_prog_mode) arm_prgmode)
458 extern enum prog_mode_type arm_prgmode;
460 /* Which floating point model to use. */
461 enum arm_fp_model
463 ARM_FP_MODEL_UNKNOWN,
464 /* FPA model (Hardware or software). */
465 ARM_FP_MODEL_FPA,
466 /* Cirrus Maverick floating point model. */
467 ARM_FP_MODEL_MAVERICK,
468 /* VFP floating point model. */
469 ARM_FP_MODEL_VFP
472 extern enum arm_fp_model arm_fp_model;
474 /* Which floating point hardware is available. Also update
475 fp_model_for_fpu in arm.c when adding entries to this list. */
476 enum fputype
478 /* No FP hardware. */
479 FPUTYPE_NONE,
480 /* Full FPA support. */
481 FPUTYPE_FPA,
482 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
483 FPUTYPE_FPA_EMU2,
484 /* Emulated FPA hardware, Issue 3 emulator. */
485 FPUTYPE_FPA_EMU3,
486 /* Cirrus Maverick floating point co-processor. */
487 FPUTYPE_MAVERICK,
488 /* VFP. */
489 FPUTYPE_VFP
492 /* Recast the floating point class to be the floating point attribute. */
493 #define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
495 /* What type of floating point to tune for */
496 extern enum fputype arm_fpu_tune;
498 /* What type of floating point instructions are available */
499 extern enum fputype arm_fpu_arch;
501 enum float_abi_type
503 ARM_FLOAT_ABI_SOFT,
504 ARM_FLOAT_ABI_SOFTFP,
505 ARM_FLOAT_ABI_HARD
508 extern enum float_abi_type arm_float_abi;
510 /* Which ABI to use. */
511 enum arm_abi_type
513 ARM_ABI_APCS,
514 ARM_ABI_ATPCS,
515 ARM_ABI_AAPCS,
516 ARM_ABI_IWMMXT
519 extern enum arm_abi_type arm_abi;
521 #ifndef ARM_DEFAULT_ABI
522 #define ARM_DEFAULT_ABI ARM_ABI_APCS
523 #endif
525 /* Nonzero if this chip supports the ARM Architecture 3M extensions. */
526 extern int arm_arch3m;
528 /* Nonzero if this chip supports the ARM Architecture 4 extensions. */
529 extern int arm_arch4;
531 /* Nonzero if this chip supports the ARM Architecture 5 extensions. */
532 extern int arm_arch5;
534 /* Nonzero if this chip supports the ARM Architecture 5E extensions. */
535 extern int arm_arch5e;
537 /* Nonzero if this chip supports the ARM Architecture 6 extensions. */
538 extern int arm_arch6;
540 /* Nonzero if this chip can benefit from load scheduling. */
541 extern int arm_ld_sched;
543 /* Nonzero if generating thumb code. */
544 extern int thumb_code;
546 /* Nonzero if this chip is a StrongARM. */
547 extern int arm_is_strong;
549 /* Nonzero if this chip is a Cirrus variant. */
550 extern int arm_arch_cirrus;
552 /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
553 extern int arm_arch_iwmmxt;
555 /* Nonzero if this chip is an XScale. */
556 extern int arm_arch_xscale;
558 /* Nonzero if tuning for XScale */
559 extern int arm_tune_xscale;
561 /* Nonzero if this chip is an ARM6 or an ARM7. */
562 extern int arm_is_6_or_7;
564 #ifndef TARGET_DEFAULT
565 #define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
566 #endif
568 /* The frame pointer register used in gcc has nothing to do with debugging;
569 that is controlled by the APCS-FRAME option. */
570 #define CAN_DEBUG_WITHOUT_FP
572 #undef TARGET_MEM_FUNCTIONS
573 #define TARGET_MEM_FUNCTIONS 1
575 #define OVERRIDE_OPTIONS arm_override_options ()
577 /* Nonzero if PIC code requires explicit qualifiers to generate
578 PLT and GOT relocs rather than the assembler doing so implicitly.
579 Subtargets can override these if required. */
580 #ifndef NEED_GOT_RELOC
581 #define NEED_GOT_RELOC 0
582 #endif
583 #ifndef NEED_PLT_RELOC
584 #define NEED_PLT_RELOC 0
585 #endif
587 /* Nonzero if we need to refer to the GOT with a PC-relative
588 offset. In other words, generate
590 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
592 rather than
594 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
596 The default is true, which matches NetBSD. Subtargets can
597 override this if required. */
598 #ifndef GOT_PCREL
599 #define GOT_PCREL 1
600 #endif
602 /* Target machine storage Layout. */
605 /* Define this macro if it is advisable to hold scalars in registers
606 in a wider mode than that declared by the program. In such cases,
607 the value is constrained to be within the bounds of the declared
608 type, but kept valid in the wider mode. The signedness of the
609 extension may differ from that of the type. */
611 /* It is far faster to zero extend chars than to sign extend them */
613 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
614 if (GET_MODE_CLASS (MODE) == MODE_INT \
615 && GET_MODE_SIZE (MODE) < 4) \
617 if (MODE == QImode) \
618 UNSIGNEDP = 1; \
619 else if (MODE == HImode) \
620 UNSIGNEDP = TARGET_MMU_TRAPS != 0; \
621 (MODE) = SImode; \
624 #define PROMOTE_FUNCTION_MODE(MODE, UNSIGNEDP, TYPE) \
625 if (GET_MODE_CLASS (MODE) == MODE_INT \
626 && GET_MODE_SIZE (MODE) < 4) \
627 (MODE) = SImode; \
629 /* Define this if most significant bit is lowest numbered
630 in instructions that operate on numbered bit-fields. */
631 #define BITS_BIG_ENDIAN 0
633 /* Define this if most significant byte of a word is the lowest numbered.
634 Most ARM processors are run in little endian mode, so that is the default.
635 If you want to have it run-time selectable, change the definition in a
636 cover file to be TARGET_BIG_ENDIAN. */
637 #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
639 /* Define this if most significant word of a multiword number is the lowest
640 numbered.
641 This is always false, even when in big-endian mode. */
642 #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
644 /* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
645 on processor pre-defineds when compiling libgcc2.c. */
646 #if defined(__ARMEB__) && !defined(__ARMWEL__)
647 #define LIBGCC2_WORDS_BIG_ENDIAN 1
648 #else
649 #define LIBGCC2_WORDS_BIG_ENDIAN 0
650 #endif
652 /* Define this if most significant word of doubles is the lowest numbered.
653 The rules are different based on whether or not we use FPA-format,
654 VFP-format or some other floating point co-processor's format doubles. */
655 #define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
657 #define UNITS_PER_WORD 4
659 /* True if natural alignment is used for doubleword types. */
660 #define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
662 #define DOUBLEWORD_ALIGNMENT 64
664 #define PARM_BOUNDARY 32
666 #define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
668 #define PREFERRED_STACK_BOUNDARY \
669 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
671 #define FUNCTION_BOUNDARY 32
673 /* The lowest bit is used to indicate Thumb-mode functions, so the
674 vbit must go into the delta field of pointers to member
675 functions. */
676 #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
678 #define EMPTY_FIELD_BOUNDARY 32
680 #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
682 /* XXX Blah -- this macro is used directly by libobjc. Since it
683 supports no vector modes, cut out the complexity and fall back
684 on BIGGEST_FIELD_ALIGNMENT. */
685 #ifdef IN_TARGET_LIBS
686 #define BIGGEST_FIELD_ALIGNMENT 64
687 #endif
689 /* Make strings word-aligned so strcpy from constants will be faster. */
690 #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
692 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
693 ((TREE_CODE (EXP) == STRING_CST \
694 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
695 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
697 /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
698 value set in previous versions of this toolchain was 8, which produces more
699 compact structures. The command line option -mstructure_size_boundary=<n>
700 can be used to change this value. For compatibility with the ARM SDK
701 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
702 0020D) page 2-20 says "Structures are aligned on word boundaries".
703 The AAPCS specifies a value of 8. */
704 #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
705 extern int arm_structure_size_boundary;
707 /* This is the value used to initialize arm_structure_size_boundary. If a
708 particular arm target wants to change the default value it should change
709 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
710 for an example of this. */
711 #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
712 #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
713 #endif
715 /* Used when parsing command line option -mstructure_size_boundary. */
716 extern const char * structure_size_string;
718 /* Nonzero if move instructions will actually fail to work
719 when given unaligned data. */
720 #define STRICT_ALIGNMENT 1
722 /* wchar_t is unsigned under the AAPCS. */
723 #ifndef WCHAR_TYPE
724 #define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
726 #define WCHAR_TYPE_SIZE BITS_PER_WORD
727 #endif
729 #ifndef SIZE_TYPE
730 #define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
731 #endif
733 /* Standard register usage. */
735 /* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
736 (S - saved over call).
738 r0 * argument word/integer result
739 r1-r3 argument word
741 r4-r8 S register variable
742 r9 S (rfp) register variable (real frame pointer)
744 r10 F S (sl) stack limit (used by -mapcs-stack-check)
745 r11 F S (fp) argument pointer
746 r12 (ip) temp workspace
747 r13 F S (sp) lower end of current stack frame
748 r14 (lr) link address/workspace
749 r15 F (pc) program counter
751 f0 floating point result
752 f1-f3 floating point scratch
754 f4-f7 S floating point variable
756 cc This is NOT a real register, but is used internally
757 to represent things that use or set the condition
758 codes.
759 sfp This isn't either. It is used during rtl generation
760 since the offset between the frame pointer and the
761 auto's isn't known until after register allocation.
762 afp Nor this, we only need this because of non-local
763 goto. Without it fp appears to be used and the
764 elimination code won't get rid of sfp. It tracks
765 fp exactly at all times.
767 *: See CONDITIONAL_REGISTER_USAGE */
770 mvf0 Cirrus floating point result
771 mvf1-mvf3 Cirrus floating point scratch
772 mvf4-mvf15 S Cirrus floating point variable. */
774 /* s0-s15 VFP scratch (aka d0-d7).
775 s16-s31 S VFP variable (aka d8-d15).
776 vfpcc Not a real register. Represents the VFP condition
777 code flags. */
779 /* The stack backtrace structure is as follows:
780 fp points to here: | save code pointer | [fp]
781 | return link value | [fp, #-4]
782 | return sp value | [fp, #-8]
783 | return fp value | [fp, #-12]
784 [| saved r10 value |]
785 [| saved r9 value |]
786 [| saved r8 value |]
787 [| saved r7 value |]
788 [| saved r6 value |]
789 [| saved r5 value |]
790 [| saved r4 value |]
791 [| saved r3 value |]
792 [| saved r2 value |]
793 [| saved r1 value |]
794 [| saved r0 value |]
795 [| saved f7 value |] three words
796 [| saved f6 value |] three words
797 [| saved f5 value |] three words
798 [| saved f4 value |] three words
799 r0-r3 are not normally saved in a C function. */
801 /* 1 for registers that have pervasive standard uses
802 and are not available for the register allocator. */
803 #define FIXED_REGISTERS \
805 0,0,0,0,0,0,0,0, \
806 0,0,0,0,0,1,0,1, \
807 0,0,0,0,0,0,0,0, \
808 1,1,1, \
809 1,1,1,1,1,1,1,1, \
810 1,1,1,1,1,1,1,1, \
811 1,1,1,1,1,1,1,1, \
812 1,1,1,1,1,1,1,1, \
813 1,1,1,1, \
814 1,1,1,1,1,1,1,1, \
815 1,1,1,1,1,1,1,1, \
816 1,1,1,1,1,1,1,1, \
817 1,1,1,1,1,1,1,1, \
821 /* 1 for registers not available across function calls.
822 These must include the FIXED_REGISTERS and also any
823 registers that can be used without being saved.
824 The latter must include the registers where values are returned
825 and the register where structure-value addresses are passed.
826 Aside from that, you can include as many other registers as you like.
827 The CC is not preserved over function calls on the ARM 6, so it is
828 easier to assume this for all. SFP is preserved, since FP is. */
829 #define CALL_USED_REGISTERS \
831 1,1,1,1,0,0,0,0, \
832 0,0,0,0,1,1,1,1, \
833 1,1,1,1,0,0,0,0, \
834 1,1,1, \
835 1,1,1,1,1,1,1,1, \
836 1,1,1,1,1,1,1,1, \
837 1,1,1,1,1,1,1,1, \
838 1,1,1,1,1,1,1,1, \
839 1,1,1,1, \
840 1,1,1,1,1,1,1,1, \
841 1,1,1,1,1,1,1,1, \
842 1,1,1,1,1,1,1,1, \
843 1,1,1,1,1,1,1,1, \
847 #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
848 #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
849 #endif
851 #define CONDITIONAL_REGISTER_USAGE \
853 int regno; \
855 if (TARGET_SOFT_FLOAT || TARGET_THUMB || !TARGET_FPA) \
857 for (regno = FIRST_FPA_REGNUM; \
858 regno <= LAST_FPA_REGNUM; ++regno) \
859 fixed_regs[regno] = call_used_regs[regno] = 1; \
862 if (TARGET_THUMB && optimize_size) \
864 /* When optimizing for size, it's better not to use \
865 the HI regs, because of the overhead of stacking \
866 them. */ \
867 for (regno = FIRST_HI_REGNUM; \
868 regno <= LAST_HI_REGNUM; ++regno) \
869 fixed_regs[regno] = call_used_regs[regno] = 1; \
872 /* The link register can be clobbered by any branch insn, \
873 but we have no way to track that at present, so mark \
874 it as unavailable. */ \
875 if (TARGET_THUMB) \
876 fixed_regs[LR_REGNUM] = call_used_regs[LR_REGNUM] = 1; \
878 if (TARGET_ARM && TARGET_HARD_FLOAT) \
880 if (TARGET_MAVERICK) \
882 for (regno = FIRST_FPA_REGNUM; \
883 regno <= LAST_FPA_REGNUM; ++ regno) \
884 fixed_regs[regno] = call_used_regs[regno] = 1; \
885 for (regno = FIRST_CIRRUS_FP_REGNUM; \
886 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
888 fixed_regs[regno] = 0; \
889 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
892 if (TARGET_VFP) \
894 for (regno = FIRST_VFP_REGNUM; \
895 regno <= LAST_VFP_REGNUM; ++ regno) \
897 fixed_regs[regno] = 0; \
898 call_used_regs[regno] = regno < FIRST_VFP_REGNUM + 16; \
903 if (TARGET_REALLY_IWMMXT) \
905 regno = FIRST_IWMMXT_GR_REGNUM; \
906 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
907 and wCG1 as call-preserved registers. The 2002/11/21 \
908 revision changed this so that all wCG registers are \
909 scratch registers. */ \
910 for (regno = FIRST_IWMMXT_GR_REGNUM; \
911 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
912 fixed_regs[regno] = call_used_regs[regno] = 0; \
913 /* The XScale ABI has wR0 - wR9 as scratch registers, \
914 the rest as call-preserved registers. */ \
915 for (regno = FIRST_IWMMXT_REGNUM; \
916 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
918 fixed_regs[regno] = 0; \
919 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
923 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
925 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
926 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
928 else if (TARGET_APCS_STACK) \
930 fixed_regs[10] = 1; \
931 call_used_regs[10] = 1; \
933 if (TARGET_APCS_FRAME) \
935 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
936 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
938 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
941 /* These are a couple of extensions to the formats accepted
942 by asm_fprintf:
943 %@ prints out ASM_COMMENT_START
944 %r prints out REGISTER_PREFIX reg_names[arg] */
945 #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
946 case '@': \
947 fputs (ASM_COMMENT_START, FILE); \
948 break; \
950 case 'r': \
951 fputs (REGISTER_PREFIX, FILE); \
952 fputs (reg_names [va_arg (ARGS, int)], FILE); \
953 break;
955 /* Round X up to the nearest word. */
956 #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
958 /* Convert fron bytes to ints. */
959 #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
961 /* The number of (integer) registers required to hold a quantity of type MODE.
962 Also used for VFP registers. */
963 #define ARM_NUM_REGS(MODE) \
964 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
966 /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
967 #define ARM_NUM_REGS2(MODE, TYPE) \
968 ARM_NUM_INTS ((MODE) == BLKmode ? \
969 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
971 /* The number of (integer) argument register available. */
972 #define NUM_ARG_REGS 4
974 /* Return the register number of the N'th (integer) argument. */
975 #define ARG_REGISTER(N) (N - 1)
977 /* Specify the registers used for certain standard purposes.
978 The values of these macros are register numbers. */
980 /* The number of the last argument register. */
981 #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
983 /* The numbers of the Thumb register ranges. */
984 #define FIRST_LO_REGNUM 0
985 #define LAST_LO_REGNUM 7
986 #define FIRST_HI_REGNUM 8
987 #define LAST_HI_REGNUM 11
989 /* The register that holds the return address in exception handlers. */
990 #define EXCEPTION_LR_REGNUM 2
992 /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
993 as an invisible last argument (possible since varargs don't exist in
994 Pascal), so the following is not true. */
995 #define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
997 /* Define this to be where the real frame pointer is if it is not possible to
998 work out the offset between the frame pointer and the automatic variables
999 until after register allocation has taken place. FRAME_POINTER_REGNUM
1000 should point to a special register that we will make sure is eliminated.
1002 For the Thumb we have another problem. The TPCS defines the frame pointer
1003 as r11, and GCC believes that it is always possible to use the frame pointer
1004 as base register for addressing purposes. (See comments in
1005 find_reloads_address()). But - the Thumb does not allow high registers,
1006 including r11, to be used as base address registers. Hence our problem.
1008 The solution used here, and in the old thumb port is to use r7 instead of
1009 r11 as the hard frame pointer and to have special code to generate
1010 backtrace structures on the stack (if required to do so via a command line
1011 option) using r11. This is the only 'user visible' use of r11 as a frame
1012 pointer. */
1013 #define ARM_HARD_FRAME_POINTER_REGNUM 11
1014 #define THUMB_HARD_FRAME_POINTER_REGNUM 7
1016 #define HARD_FRAME_POINTER_REGNUM \
1017 (TARGET_ARM \
1018 ? ARM_HARD_FRAME_POINTER_REGNUM \
1019 : THUMB_HARD_FRAME_POINTER_REGNUM)
1021 #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
1023 /* Register to use for pushing function arguments. */
1024 #define STACK_POINTER_REGNUM SP_REGNUM
1026 /* ARM floating pointer registers. */
1027 #define FIRST_FPA_REGNUM 16
1028 #define LAST_FPA_REGNUM 23
1030 #define FIRST_IWMMXT_GR_REGNUM 43
1031 #define LAST_IWMMXT_GR_REGNUM 46
1032 #define FIRST_IWMMXT_REGNUM 47
1033 #define LAST_IWMMXT_REGNUM 62
1034 #define IS_IWMMXT_REGNUM(REGNUM) \
1035 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1036 #define IS_IWMMXT_GR_REGNUM(REGNUM) \
1037 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1039 /* Base register for access to local variables of the function. */
1040 #define FRAME_POINTER_REGNUM 25
1042 /* Base register for access to arguments of the function. */
1043 #define ARG_POINTER_REGNUM 26
1045 #define FIRST_CIRRUS_FP_REGNUM 27
1046 #define LAST_CIRRUS_FP_REGNUM 42
1047 #define IS_CIRRUS_REGNUM(REGNUM) \
1048 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1050 #define FIRST_VFP_REGNUM 63
1051 #define LAST_VFP_REGNUM 94
1052 #define IS_VFP_REGNUM(REGNUM) \
1053 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1055 /* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1056 /* + 16 Cirrus registers take us up to 43. */
1057 /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1058 /* VFP adds 32 + 1 more. */
1059 #define FIRST_PSEUDO_REGISTER 96
1061 /* Value should be nonzero if functions must have frame pointers.
1062 Zero means the frame pointer need not be set up (and parms may be accessed
1063 via the stack pointer) in functions that seem suitable.
1064 If we have to have a frame pointer we might as well make use of it.
1065 APCS says that the frame pointer does not need to be pushed in leaf
1066 functions, or simple tail call functions. */
1067 #define FRAME_POINTER_REQUIRED \
1068 (current_function_has_nonlocal_label \
1069 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
1071 /* Return number of consecutive hard regs needed starting at reg REGNO
1072 to hold something of mode MODE.
1073 This is ordinarily the length in words of a value of mode MODE
1074 but can be less for certain modes in special long registers.
1076 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
1077 mode. */
1078 #define HARD_REGNO_NREGS(REGNO, MODE) \
1079 ((TARGET_ARM \
1080 && REGNO >= FIRST_FPA_REGNUM \
1081 && REGNO != FRAME_POINTER_REGNUM \
1082 && REGNO != ARG_POINTER_REGNUM) \
1083 && !IS_VFP_REGNUM (REGNO) \
1084 ? 1 : ARM_NUM_REGS (MODE))
1086 /* Return true if REGNO is suitable for holding a quantity of type MODE. */
1087 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1088 arm_hard_regno_mode_ok ((REGNO), (MODE))
1090 /* Value is 1 if it is a good idea to tie two pseudo registers
1091 when one has mode MODE1 and one has mode MODE2.
1092 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1093 for any hard reg, then this must be 0 for correct output. */
1094 #define MODES_TIEABLE_P(MODE1, MODE2) \
1095 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
1097 #define VECTOR_MODE_SUPPORTED_P(MODE) \
1098 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode)
1100 #define VALID_IWMMXT_REG_MODE(MODE) \
1101 (VECTOR_MODE_SUPPORTED_P (MODE) || (MODE) == DImode)
1103 /* The order in which register should be allocated. It is good to use ip
1104 since no saving is required (though calls clobber it) and it never contains
1105 function parameters. It is quite good to use lr since other calls may
1106 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1107 least likely to contain a function parameter; in addition results are
1108 returned in r0. */
1110 #define REG_ALLOC_ORDER \
1112 3, 2, 1, 0, 12, 14, 4, 5, \
1113 6, 7, 8, 10, 9, 11, 13, 15, \
1114 16, 17, 18, 19, 20, 21, 22, 23, \
1115 27, 28, 29, 30, 31, 32, 33, 34, \
1116 35, 36, 37, 38, 39, 40, 41, 42, \
1117 43, 44, 45, 46, 47, 48, 49, 50, \
1118 51, 52, 53, 54, 55, 56, 57, 58, \
1119 59, 60, 61, 62, \
1120 24, 25, 26, \
1121 78, 77, 76, 75, 74, 73, 72, 71, \
1122 70, 69, 68, 67, 66, 65, 64, 63, \
1123 79, 80, 81, 82, 83, 84, 85, 86, \
1124 87, 88, 89, 90, 91, 92, 93, 94, \
1125 95 \
1128 /* Interrupt functions can only use registers that have already been
1129 saved by the prologue, even if they would normally be
1130 call-clobbered. */
1131 #define HARD_REGNO_RENAME_OK(SRC, DST) \
1132 (! IS_INTERRUPT (cfun->machine->func_type) || \
1133 regs_ever_live[DST])
1135 /* Register and constant classes. */
1137 /* Register classes: used to be simple, just all ARM regs or all FPA regs
1138 Now that the Thumb is involved it has become more complicated. */
1139 enum reg_class
1141 NO_REGS,
1142 FPA_REGS,
1143 CIRRUS_REGS,
1144 VFP_REGS,
1145 IWMMXT_GR_REGS,
1146 IWMMXT_REGS,
1147 LO_REGS,
1148 STACK_REG,
1149 BASE_REGS,
1150 HI_REGS,
1151 CC_REG,
1152 VFPCC_REG,
1153 GENERAL_REGS,
1154 ALL_REGS,
1155 LIM_REG_CLASSES
1158 #define N_REG_CLASSES (int) LIM_REG_CLASSES
1160 /* Give names of register classes as strings for dump file. */
1161 #define REG_CLASS_NAMES \
1163 "NO_REGS", \
1164 "FPA_REGS", \
1165 "CIRRUS_REGS", \
1166 "VFP_REGS", \
1167 "IWMMXT_GR_REGS", \
1168 "IWMMXT_REGS", \
1169 "LO_REGS", \
1170 "STACK_REG", \
1171 "BASE_REGS", \
1172 "HI_REGS", \
1173 "CC_REG", \
1174 "VFPCC_REG", \
1175 "GENERAL_REGS", \
1176 "ALL_REGS", \
1179 /* Define which registers fit in which classes.
1180 This is an initializer for a vector of HARD_REG_SET
1181 of length N_REG_CLASSES. */
1182 #define REG_CLASS_CONTENTS \
1184 { 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1185 { 0x00FF0000, 0x00000000, 0x00000000 }, /* FPA_REGS */ \
1186 { 0xF8000000, 0x000007FF, 0x00000000 }, /* CIRRUS_REGS */ \
1187 { 0x00000000, 0x80000000, 0x7FFFFFFF }, /* VFP_REGS */ \
1188 { 0x00000000, 0x00007800, 0x00000000 }, /* IWMMXT_GR_REGS */ \
1189 { 0x00000000, 0x7FFF8000, 0x00000000 }, /* IWMMXT_REGS */ \
1190 { 0x000000FF, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1191 { 0x00002000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1192 { 0x000020FF, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1193 { 0x0000FF00, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1194 { 0x01000000, 0x00000000, 0x00000000 }, /* CC_REG */ \
1195 { 0x00000000, 0x00000000, 0x80000000 }, /* VFPCC_REG */ \
1196 { 0x0200FFFF, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1197 { 0xFAFFFFFF, 0xFFFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
1200 /* The same information, inverted:
1201 Return the class number of the smallest class containing
1202 reg number REGNO. This could be a conditional expression
1203 or could index an array. */
1204 #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1206 /* FPA registers can't do subreg as all values are reformatted to internal
1207 precision. VFP registers may only be accessed in the mode they
1208 were set. */
1209 #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1210 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
1211 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) \
1212 || reg_classes_intersect_p (VFP_REGS, (CLASS)) \
1213 : 0)
1215 /* We need to define this for LO_REGS on thumb. Otherwise we can end up
1216 using r0-r4 for function arguments, r7 for the stack frame and don't
1217 have enough left over to do doubleword arithmetic. */
1218 #define CLASS_LIKELY_SPILLED_P(CLASS) \
1219 ((TARGET_THUMB && (CLASS) == LO_REGS) \
1220 || (CLASS) == CC_REG)
1222 /* The class value for index registers, and the one for base regs. */
1223 #define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1224 #define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1226 /* For the Thumb the high registers cannot be used as base registers
1227 when addressing quantities in QI or HI mode; if we don't know the
1228 mode, then we must be conservative. After reload we must also be
1229 conservative, since we can't support SP+reg addressing, and we
1230 can't fix up any bad substitutions. */
1231 #define MODE_BASE_REG_CLASS(MODE) \
1232 (TARGET_ARM ? GENERAL_REGS : \
1233 (((MODE) == SImode && !reload_completed) ? BASE_REGS : LO_REGS))
1235 /* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1236 registers explicitly used in the rtl to be used as spill registers
1237 but prevents the compiler from extending the lifetime of these
1238 registers. */
1239 #define SMALL_REGISTER_CLASSES TARGET_THUMB
1241 /* Get reg_class from a letter such as appears in the machine description.
1242 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
1243 ARM, but several more letters for the Thumb. */
1244 #define REG_CLASS_FROM_LETTER(C) \
1245 ( (C) == 'f' ? FPA_REGS \
1246 : (C) == 'v' ? CIRRUS_REGS \
1247 : (C) == 'w' ? VFP_REGS \
1248 : (C) == 'y' ? IWMMXT_REGS \
1249 : (C) == 'z' ? IWMMXT_GR_REGS \
1250 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1251 : TARGET_ARM ? NO_REGS \
1252 : (C) == 'h' ? HI_REGS \
1253 : (C) == 'b' ? BASE_REGS \
1254 : (C) == 'k' ? STACK_REG \
1255 : (C) == 'c' ? CC_REG \
1256 : NO_REGS)
1258 /* The letters I, J, K, L and M in a register constraint string
1259 can be used to stand for particular ranges of immediate operands.
1260 This macro defines what the ranges are.
1261 C is the letter, and VALUE is a constant value.
1262 Return 1 if VALUE is in the range specified by C.
1263 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
1264 J: valid indexing constants.
1265 K: ~value ok in rhs argument of data operand.
1266 L: -value ok in rhs argument of data operand.
1267 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
1268 #define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
1269 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1270 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1271 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
1272 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1273 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1274 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1275 : 0)
1277 #define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1278 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1279 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1280 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1281 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1282 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1283 && ((VAL) & 3) == 0) : \
1284 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1285 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1286 : 0)
1288 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
1289 (TARGET_ARM ? \
1290 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1292 /* Constant letter 'G' for the FP immediate constants.
1293 'H' means the same constant negated. */
1294 #define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1295 ((C) == 'G' ? arm_const_double_rtx (X) : \
1296 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
1298 #define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1299 (TARGET_ARM ? \
1300 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1302 /* For the ARM, `Q' means that this is a memory operand that is just
1303 an offset from a register.
1304 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1305 address. This means that the symbol is in the text segment and can be
1306 accessed without using a load.
1307 'U' Prefixes an extended memory constraint where:
1308 'Uv' is an address valid for VFP load/store insns.
1309 'Uy' is an address valid for iwmmxt load/store insns.
1310 'Uq' is an address valid for ldrsb. */
1312 #define EXTRA_CONSTRAINT_STR_ARM(OP, C, STR) \
1313 (((C) == 'Q') ? (GET_CODE (OP) == MEM \
1314 && GET_CODE (XEXP (OP, 0)) == REG) : \
1315 ((C) == 'R') ? (GET_CODE (OP) == MEM \
1316 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1317 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1318 ((C) == 'S') ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1319 ((C) == 'T') ? cirrus_memory_offset (OP) : \
1320 ((C) == 'U' && (STR)[1] == 'v') ? arm_coproc_mem_operand (OP, FALSE) : \
1321 ((C) == 'U' && (STR)[1] == 'y') ? arm_coproc_mem_operand (OP, TRUE) : \
1322 ((C) == 'U' && (STR)[1] == 'q') \
1323 ? arm_extendqisi_mem_op (OP, GET_MODE (OP)) \
1324 : 0)
1326 #define CONSTRAINT_LEN(C,STR) \
1327 ((C) == 'U' ? 2 : DEFAULT_CONSTRAINT_LEN (C, STR))
1329 #define EXTRA_CONSTRAINT_THUMB(X, C) \
1330 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1331 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1333 #define EXTRA_CONSTRAINT_STR(X, C, STR) \
1334 (TARGET_ARM \
1335 ? EXTRA_CONSTRAINT_STR_ARM (X, C, STR) \
1336 : EXTRA_CONSTRAINT_THUMB (X, C))
1338 #define EXTRA_MEMORY_CONSTRAINT(C, STR) ((C) == 'U')
1340 /* Given an rtx X being reloaded into a reg required to be
1341 in class CLASS, return the class of reg to actually use.
1342 In general this is just CLASS, but for the Thumb we prefer
1343 a LO_REGS class or a subset. */
1344 #define PREFERRED_RELOAD_CLASS(X, CLASS) \
1345 (TARGET_ARM ? (CLASS) : \
1346 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1348 /* Must leave BASE_REGS reloads alone */
1349 #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1350 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1351 ? ((true_regnum (X) == -1 ? LO_REGS \
1352 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1353 : NO_REGS)) \
1354 : NO_REGS)
1356 #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1357 ((CLASS) != LO_REGS \
1358 ? ((true_regnum (X) == -1 ? LO_REGS \
1359 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1360 : NO_REGS)) \
1361 : NO_REGS)
1363 /* Return the register class of a scratch register needed to copy IN into
1364 or out of a register in CLASS in MODE. If it can be done directly,
1365 NO_REGS is returned. */
1366 #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1367 /* Restrict which direct reloads are allowed for VFP regs. */ \
1368 ((TARGET_VFP && TARGET_HARD_FLOAT \
1369 && (CLASS) == VFP_REGS) \
1370 ? vfp_secondary_reload_class (MODE, X) \
1371 : TARGET_ARM \
1372 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1373 ? GENERAL_REGS : NO_REGS) \
1374 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1376 /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1377 #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1378 /* Restrict which direct reloads are allowed for VFP regs. */ \
1379 ((TARGET_VFP && TARGET_HARD_FLOAT \
1380 && (CLASS) == VFP_REGS) \
1381 ? vfp_secondary_reload_class (MODE, X) : \
1382 /* Cannot load constants into Cirrus registers. */ \
1383 (TARGET_MAVERICK && TARGET_HARD_FLOAT \
1384 && (CLASS) == CIRRUS_REGS \
1385 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1386 ? GENERAL_REGS : \
1387 (TARGET_ARM ? \
1388 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1389 && CONSTANT_P (X)) \
1390 ? GENERAL_REGS : \
1391 (((MODE) == HImode && ! arm_arch4 && TARGET_MMU_TRAPS \
1392 && (GET_CODE (X) == MEM \
1393 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1394 && true_regnum (X) == -1))) \
1395 ? GENERAL_REGS : NO_REGS) \
1396 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1398 /* Try a machine-dependent way of reloading an illegitimate address
1399 operand. If we find one, push the reload and jump to WIN. This
1400 macro is used in only one place: `find_reloads_address' in reload.c.
1402 For the ARM, we wish to handle large displacements off a base
1403 register by splitting the addend across a MOV and the mem insn.
1404 This can cut the number of reloads needed. */
1405 #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1406 do \
1408 if (GET_CODE (X) == PLUS \
1409 && GET_CODE (XEXP (X, 0)) == REG \
1410 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1411 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1412 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1414 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1415 HOST_WIDE_INT low, high; \
1417 if (MODE == DImode || (TARGET_SOFT_FLOAT && TARGET_FPA \
1418 && MODE == DFmode)) \
1419 low = ((val & 0xf) ^ 0x8) - 0x8; \
1420 else if (TARGET_MAVERICK && TARGET_HARD_FLOAT) \
1421 /* Need to be careful, -256 is not a valid offset. */ \
1422 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1423 else if (MODE == SImode \
1424 || (MODE == SFmode && TARGET_SOFT_FLOAT && TARGET_FPA) \
1425 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1426 /* Need to be careful, -4096 is not a valid offset. */ \
1427 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1428 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1429 /* Need to be careful, -256 is not a valid offset. */ \
1430 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1431 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1432 && TARGET_HARD_FLOAT && TARGET_FPA) \
1433 /* Need to be careful, -1024 is not a valid offset. */ \
1434 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1435 else \
1436 break; \
1438 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1439 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1440 - (unsigned HOST_WIDE_INT) 0x80000000); \
1441 /* Check for overflow or zero */ \
1442 if (low == 0 || high == 0 || (high + low != val)) \
1443 break; \
1445 /* Reload the high part into a base reg; leave the low part \
1446 in the mem. */ \
1447 X = gen_rtx_PLUS (GET_MODE (X), \
1448 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1449 GEN_INT (high)), \
1450 GEN_INT (low)); \
1451 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
1452 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1453 VOIDmode, 0, 0, OPNUM, TYPE); \
1454 goto WIN; \
1457 while (0)
1459 /* XXX If an HImode FP+large_offset address is converted to an HImode
1460 SP+large_offset address, then reload won't know how to fix it. It sees
1461 only that SP isn't valid for HImode, and so reloads the SP into an index
1462 register, but the resulting address is still invalid because the offset
1463 is too big. We fix it here instead by reloading the entire address. */
1464 /* We could probably achieve better results by defining PROMOTE_MODE to help
1465 cope with the variances between the Thumb's signed and unsigned byte and
1466 halfword load instructions. */
1467 #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1469 if (GET_CODE (X) == PLUS \
1470 && GET_MODE_SIZE (MODE) < 4 \
1471 && GET_CODE (XEXP (X, 0)) == REG \
1472 && XEXP (X, 0) == stack_pointer_rtx \
1473 && GET_CODE (XEXP (X, 1)) == CONST_INT \
1474 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
1476 rtx orig_X = X; \
1477 X = copy_rtx (X); \
1478 push_reload (orig_X, NULL_RTX, &X, NULL, \
1479 MODE_BASE_REG_CLASS (MODE), \
1480 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1481 goto WIN; \
1485 #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1486 if (TARGET_ARM) \
1487 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1488 else \
1489 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1491 /* Return the maximum number of consecutive registers
1492 needed to represent mode MODE in a register of class CLASS.
1493 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
1494 #define CLASS_MAX_NREGS(CLASS, MODE) \
1495 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
1497 /* If defined, gives a class of registers that cannot be used as the
1498 operand of a SUBREG that changes the mode of the object illegally. */
1500 /* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
1501 #define REGISTER_MOVE_COST(MODE, FROM, TO) \
1502 (TARGET_ARM ? \
1503 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1504 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
1505 (FROM) == VFP_REGS && (TO) != VFP_REGS ? 10 : \
1506 (FROM) != VFP_REGS && (TO) == VFP_REGS ? 10 : \
1507 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1508 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1509 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
1510 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1511 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1512 2) \
1514 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
1516 /* Stack layout; function entry, exit and calling. */
1518 /* Define this if pushing a word on the stack
1519 makes the stack pointer a smaller address. */
1520 #define STACK_GROWS_DOWNWARD 1
1522 /* Define this if the nominal address of the stack frame
1523 is at the high-address end of the local variables;
1524 that is, each additional local variable allocated
1525 goes at a more negative offset in the frame. */
1526 #define FRAME_GROWS_DOWNWARD 1
1528 /* Offset within stack frame to start allocating local variables at.
1529 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1530 first local allocated. Otherwise, it is the offset to the BEGINNING
1531 of the first local allocated. */
1532 #define STARTING_FRAME_OFFSET 0
1534 /* If we generate an insn to push BYTES bytes,
1535 this says how many the stack pointer really advances by. */
1536 /* The push insns do not do this rounding implicitly.
1537 So don't define this. */
1538 /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1540 /* Define this if the maximum size of all the outgoing args is to be
1541 accumulated and pushed during the prologue. The amount can be
1542 found in the variable current_function_outgoing_args_size. */
1543 #define ACCUMULATE_OUTGOING_ARGS 1
1545 /* Offset of first parameter from the argument pointer register value. */
1546 #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1548 /* Value is the number of byte of arguments automatically
1549 popped when returning from a subroutine call.
1550 FUNDECL is the declaration node of the function (as a tree),
1551 FUNTYPE is the data type of the function (as a tree),
1552 or for a library call it is an identifier node for the subroutine name.
1553 SIZE is the number of bytes of arguments passed on the stack.
1555 On the ARM, the caller does not pop any of its arguments that were passed
1556 on the stack. */
1557 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
1559 /* Define how to find the value returned by a library function
1560 assuming the value has mode MODE. */
1561 #define LIBCALL_VALUE(MODE) \
1562 (TARGET_ARM && TARGET_HARD_FLOAT && TARGET_FPA \
1563 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1564 ? gen_rtx_REG (MODE, FIRST_FPA_REGNUM) \
1565 : TARGET_ARM && TARGET_HARD_FLOAT && TARGET_MAVERICK \
1566 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1567 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
1568 : TARGET_IWMMXT_ABI && VECTOR_MODE_SUPPORTED_P (MODE) \
1569 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
1570 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
1572 /* Define how to find the value returned by a function.
1573 VALTYPE is the data type of the value (as a tree).
1574 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1575 otherwise, FUNC is 0. */
1576 #define FUNCTION_VALUE(VALTYPE, FUNC) \
1577 arm_function_value (VALTYPE, FUNC);
1579 /* 1 if N is a possible register number for a function value.
1580 On the ARM, only r0 and f0 can return results. */
1581 /* On a Cirrus chip, mvf0 can return results. */
1582 #define FUNCTION_VALUE_REGNO_P(REGNO) \
1583 ((REGNO) == ARG_REGISTER (1) \
1584 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) \
1585 && TARGET_HARD_FLOAT && TARGET_MAVERICK) \
1586 || ((REGNO) == FIRST_IWMMXT_REGNUM && TARGET_IWMMXT_ABI) \
1587 || (TARGET_ARM && ((REGNO) == FIRST_FPA_REGNUM) \
1588 && TARGET_HARD_FLOAT && TARGET_FPA))
1590 /* How large values are returned */
1591 /* A C expression which can inhibit the returning of certain function values
1592 in registers, based on the type of value. */
1593 #define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
1595 /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1596 values must be in memory. On the ARM, they need only do so if larger
1597 than a word, or if they contain elements offset from zero in the struct. */
1598 #define DEFAULT_PCC_STRUCT_RETURN 0
1600 /* Flags for the call/call_value rtl operations set up by function_arg. */
1601 #define CALL_NORMAL 0x00000000 /* No special processing. */
1602 #define CALL_LONG 0x00000001 /* Always call indirect. */
1603 #define CALL_SHORT 0x00000002 /* Never call indirect. */
1605 /* These bits describe the different types of function supported
1606 by the ARM backend. They are exclusive. ie a function cannot be both a
1607 normal function and an interworked function, for example. Knowing the
1608 type of a function is important for determining its prologue and
1609 epilogue sequences.
1610 Note value 7 is currently unassigned. Also note that the interrupt
1611 function types all have bit 2 set, so that they can be tested for easily.
1612 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1613 machine_function structure is initialized (to zero) func_type will
1614 default to unknown. This will force the first use of arm_current_func_type
1615 to call arm_compute_func_type. */
1616 #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1617 #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1618 #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1619 #define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1620 #define ARM_FT_ISR 4 /* An interrupt service routine. */
1621 #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1622 #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1624 #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1626 /* In addition functions can have several type modifiers,
1627 outlined by these bit masks: */
1628 #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1629 #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1630 #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1631 #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1633 /* Some macros to test these flags. */
1634 #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1635 #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1636 #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1637 #define IS_NAKED(t) (t & ARM_FT_NAKED)
1638 #define IS_NESTED(t) (t & ARM_FT_NESTED)
1641 /* Structure used to hold the function stack frame layout. Offsets are
1642 relative to the stack pointer on function entry. Positive offsets are
1643 in the direction of stack growth.
1644 Only soft_frame is used in thumb mode. */
1646 typedef struct arm_stack_offsets GTY(())
1648 int saved_args; /* ARG_POINTER_REGNUM. */
1649 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1650 int saved_regs;
1651 int soft_frame; /* FRAME_POINTER_REGNUM. */
1652 int outgoing_args; /* STACK_POINTER_REGNUM. */
1654 arm_stack_offsets;
1656 /* A C structure for machine-specific, per-function data.
1657 This is added to the cfun structure. */
1658 typedef struct machine_function GTY(())
1660 /* Additional stack adjustment in __builtin_eh_throw. */
1661 rtx eh_epilogue_sp_ofs;
1662 /* Records if LR has to be saved for far jumps. */
1663 int far_jump_used;
1664 /* Records if ARG_POINTER was ever live. */
1665 int arg_pointer_live;
1666 /* Records if the save of LR has been eliminated. */
1667 int lr_save_eliminated;
1668 /* The size of the stack frame. Only valid after reload. */
1669 arm_stack_offsets stack_offsets;
1670 /* Records the type of the current function. */
1671 unsigned long func_type;
1672 /* Record if the function has a variable argument list. */
1673 int uses_anonymous_args;
1674 /* Records if sibcalls are blocked because an argument
1675 register is needed to preserve stack alignment. */
1676 int sibcall_blocked;
1678 machine_function;
1680 /* A C type for declaring a variable that is used as the first argument of
1681 `FUNCTION_ARG' and other related values. For some target machines, the
1682 type `int' suffices and can hold the number of bytes of argument so far. */
1683 typedef struct
1685 /* This is the number of registers of arguments scanned so far. */
1686 int nregs;
1687 /* This is the number of iWMMXt register arguments scanned so far. */
1688 int iwmmxt_nregs;
1689 int named_count;
1690 int nargs;
1691 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT. */
1692 int call_cookie;
1693 int can_split;
1694 } CUMULATIVE_ARGS;
1696 /* Define where to put the arguments to a function.
1697 Value is zero to push the argument on the stack,
1698 or a hard register in which to store the argument.
1700 MODE is the argument's machine mode.
1701 TYPE is the data type of the argument (as a tree).
1702 This is null for libcalls where that information may
1703 not be available.
1704 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1705 the preceding args and about the function being called.
1706 NAMED is nonzero if this argument is a named parameter
1707 (otherwise it is an extra parameter matching an ellipsis).
1709 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1710 other arguments are passed on the stack. If (NAMED == 0) (which happens
1711 only in assign_parms, since TARGET_SETUP_INCOMING_VARARGS is
1712 defined), say it is passed in the stack (function_prologue will
1713 indeed make it pass in the stack if necessary). */
1714 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1715 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
1717 /* For an arg passed partly in registers and partly in memory,
1718 this is the number of registers used.
1719 For args passed entirely in registers or entirely in memory, zero. */
1720 #define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1721 (VECTOR_MODE_SUPPORTED_P (MODE) ? 0 : \
1722 NUM_ARG_REGS > (CUM).nregs \
1723 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE)) \
1724 && (CUM).can_split) \
1725 ? NUM_ARG_REGS - (CUM).nregs : 0)
1727 /* A C expression that indicates when an argument must be passed by
1728 reference. If nonzero for an argument, a copy of that argument is
1729 made in memory and a pointer to the argument is passed instead of
1730 the argument itself. The pointer is passed in whatever way is
1731 appropriate for passing a pointer to that type. */
1732 #define FUNCTION_ARG_PASS_BY_REFERENCE(CUM, MODE, TYPE, NAMED) \
1733 arm_function_arg_pass_by_reference (&CUM, MODE, TYPE, NAMED)
1735 /* Initialize a variable CUM of type CUMULATIVE_ARGS
1736 for a call to a function whose data type is FNTYPE.
1737 For a library call, FNTYPE is 0.
1738 On the ARM, the offset starts at 0. */
1739 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1740 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1742 /* Update the data in CUM to advance over an argument
1743 of mode MODE and data type TYPE.
1744 (TYPE is null for libcalls where that information may not be available.) */
1745 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1746 (CUM).nargs += 1; \
1747 if (VECTOR_MODE_SUPPORTED_P (MODE) \
1748 && (CUM).named_count > (CUM).nargs) \
1749 (CUM).iwmmxt_nregs += 1; \
1750 else \
1751 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
1753 /* If defined, a C expression that gives the alignment boundary, in bits, of an
1754 argument with the specified mode and type. If it is not defined,
1755 `PARM_BOUNDARY' is used for all arguments. */
1756 #define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
1757 ((ARM_DOUBLEWORD_ALIGN && arm_needs_doubleword_align (MODE, TYPE)) \
1758 ? DOUBLEWORD_ALIGNMENT \
1759 : PARM_BOUNDARY )
1761 /* 1 if N is a possible register number for function argument passing.
1762 On the ARM, r0-r3 are used to pass args. */
1763 #define FUNCTION_ARG_REGNO_P(REGNO) \
1764 (IN_RANGE ((REGNO), 0, 3) \
1765 || (TARGET_IWMMXT_ABI \
1766 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1768 /* Implement `va_arg'. */
1769 #define EXPAND_BUILTIN_VA_ARG(valist, type) \
1770 arm_va_arg (valist, type)
1773 /* If your target environment doesn't prefix user functions with an
1774 underscore, you may wish to re-define this to prevent any conflicts.
1775 e.g. AOF may prefix mcount with an underscore. */
1776 #ifndef ARM_MCOUNT_NAME
1777 #define ARM_MCOUNT_NAME "*mcount"
1778 #endif
1780 /* Call the function profiler with a given profile label. The Acorn
1781 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1782 On the ARM the full profile code will look like:
1783 .data
1785 .word 0
1786 .text
1787 mov ip, lr
1788 bl mcount
1789 .word LP1
1791 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1792 will output the .text section.
1794 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1795 ``prof'' doesn't seem to mind about this!
1797 Note - this version of the code is designed to work in both ARM and
1798 Thumb modes. */
1799 #ifndef ARM_FUNCTION_PROFILER
1800 #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1802 char temp[20]; \
1803 rtx sym; \
1805 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1806 IP_REGNUM, LR_REGNUM); \
1807 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1808 fputc ('\n', STREAM); \
1809 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1810 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
1811 assemble_aligned_integer (UNITS_PER_WORD, sym); \
1813 #endif
1815 #ifdef THUMB_FUNCTION_PROFILER
1816 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1817 if (TARGET_ARM) \
1818 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1819 else \
1820 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1821 #else
1822 #define FUNCTION_PROFILER(STREAM, LABELNO) \
1823 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1824 #endif
1826 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1827 the stack pointer does not matter. The value is tested only in
1828 functions that have frame pointers.
1829 No definition is equivalent to always zero.
1831 On the ARM, the function epilogue recovers the stack pointer from the
1832 frame. */
1833 #define EXIT_IGNORE_STACK 1
1835 #define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1837 /* Determine if the epilogue should be output as RTL.
1838 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1839 #define USE_RETURN_INSN(ISCOND) \
1840 (TARGET_ARM ? use_return_insn (ISCOND, NULL) : 0)
1842 /* Definitions for register eliminations.
1844 This is an array of structures. Each structure initializes one pair
1845 of eliminable registers. The "from" register number is given first,
1846 followed by "to". Eliminations of the same "from" register are listed
1847 in order of preference.
1849 We have two registers that can be eliminated on the ARM. First, the
1850 arg pointer register can often be eliminated in favor of the stack
1851 pointer register. Secondly, the pseudo frame pointer register can always
1852 be eliminated; it is replaced with either the stack or the real frame
1853 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1854 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1856 #define ELIMINABLE_REGS \
1857 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1858 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1859 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1860 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1861 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1862 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1863 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1865 /* Given FROM and TO register numbers, say whether this elimination is
1866 allowed. Frame pointer elimination is automatically handled.
1868 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
1869 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
1870 pointer, we must eliminate FRAME_POINTER_REGNUM into
1871 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1872 ARG_POINTER_REGNUM. */
1873 #define CAN_ELIMINATE(FROM, TO) \
1874 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1875 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1876 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1877 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1880 #define THUMB_REG_PUSHED_P(reg) \
1881 (regs_ever_live [reg] \
1882 && (! call_used_regs [reg] \
1883 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1884 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1886 /* Define the offset between two registers, one to be eliminated, and the
1887 other its replacement, at the start of a routine. */
1888 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1889 if (TARGET_ARM) \
1890 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1891 else \
1892 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1894 /* Special case handling of the location of arguments passed on the stack. */
1895 #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1897 /* Initialize data used by insn expanders. This is called from insn_emit,
1898 once for every function before code is generated. */
1899 #define INIT_EXPANDERS arm_init_expanders ()
1901 /* Output assembler code for a block containing the constant parts
1902 of a trampoline, leaving space for the variable parts.
1904 On the ARM, (if r8 is the static chain regnum, and remembering that
1905 referencing pc adds an offset of 8) the trampoline looks like:
1906 ldr r8, [pc, #0]
1907 ldr pc, [pc]
1908 .word static chain value
1909 .word function's address
1910 XXX FIXME: When the trampoline returns, r8 will be clobbered. */
1911 #define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1913 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1914 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1915 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1916 PC_REGNUM, PC_REGNUM); \
1917 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1918 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1921 /* On the Thumb we always switch into ARM mode to execute the trampoline.
1922 Why - because it is easier. This code will always be branched to via
1923 a BX instruction and since the compiler magically generates the address
1924 of the function the linker has no opportunity to ensure that the
1925 bottom bit is set. Thus the processor will be in ARM mode when it
1926 reaches this code. So we duplicate the ARM trampoline code and add
1927 a switch into Thumb mode as well. */
1928 #define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1930 fprintf (FILE, "\t.code 32\n"); \
1931 fprintf (FILE, ".Ltrampoline_start:\n"); \
1932 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1933 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1934 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1935 IP_REGNUM, PC_REGNUM); \
1936 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1937 IP_REGNUM, IP_REGNUM); \
1938 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1939 fprintf (FILE, "\t.word\t0\n"); \
1940 fprintf (FILE, "\t.word\t0\n"); \
1941 fprintf (FILE, "\t.code 16\n"); \
1944 #define TRAMPOLINE_TEMPLATE(FILE) \
1945 if (TARGET_ARM) \
1946 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1947 else \
1948 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1950 /* Length in units of the trampoline for entering a nested function. */
1951 #define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
1953 /* Alignment required for a trampoline in bits. */
1954 #define TRAMPOLINE_ALIGNMENT 32
1956 /* Emit RTL insns to initialize the variable parts of a trampoline.
1957 FNADDR is an RTX for the address of the function's pure code.
1958 CXT is an RTX for the static chain value for the function. */
1959 #ifndef INITIALIZE_TRAMPOLINE
1960 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1962 emit_move_insn (gen_rtx_MEM (SImode, \
1963 plus_constant (TRAMP, \
1964 TARGET_ARM ? 8 : 16)), \
1965 CXT); \
1966 emit_move_insn (gen_rtx_MEM (SImode, \
1967 plus_constant (TRAMP, \
1968 TARGET_ARM ? 12 : 20)), \
1969 FNADDR); \
1971 #endif
1974 /* Addressing modes, and classification of registers for them. */
1975 #define HAVE_POST_INCREMENT 1
1976 #define HAVE_PRE_INCREMENT TARGET_ARM
1977 #define HAVE_POST_DECREMENT TARGET_ARM
1978 #define HAVE_PRE_DECREMENT TARGET_ARM
1979 #define HAVE_PRE_MODIFY_DISP TARGET_ARM
1980 #define HAVE_POST_MODIFY_DISP TARGET_ARM
1981 #define HAVE_PRE_MODIFY_REG TARGET_ARM
1982 #define HAVE_POST_MODIFY_REG TARGET_ARM
1984 /* Macros to check register numbers against specific register classes. */
1986 /* These assume that REGNO is a hard or pseudo reg number.
1987 They give nonzero only if REGNO is a hard reg of the suitable class
1988 or a pseudo reg currently allocated to a suitable hard reg.
1989 Since they use reg_renumber, they are safe only once reg_renumber
1990 has been allocated, which happens in local-alloc.c. */
1991 #define TEST_REGNO(R, TEST, VALUE) \
1992 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1994 /* On the ARM, don't allow the pc to be used. */
1995 #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1996 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1997 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1998 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
2000 #define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2001 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
2002 || (GET_MODE_SIZE (MODE) >= 4 \
2003 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
2005 #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2006 (TARGET_THUMB \
2007 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
2008 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
2010 /* For ARM code, we don't care about the mode, but for Thumb, the index
2011 must be suitable for use in a QImode load. */
2012 #define REGNO_OK_FOR_INDEX_P(REGNO) \
2013 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
2015 /* Maximum number of registers that can appear in a valid memory address.
2016 Shifts in addresses can't be by a register. */
2017 #define MAX_REGS_PER_ADDRESS 2
2019 /* Recognize any constant value that is a valid address. */
2020 /* XXX We can address any constant, eventually... */
2022 #ifdef AOF_ASSEMBLER
2024 #define CONSTANT_ADDRESS_P(X) \
2025 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
2027 #else
2029 #define CONSTANT_ADDRESS_P(X) \
2030 (GET_CODE (X) == SYMBOL_REF \
2031 && (CONSTANT_POOL_ADDRESS_P (X) \
2032 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
2034 #endif /* AOF_ASSEMBLER */
2036 /* Nonzero if the constant value X is a legitimate general operand.
2037 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2039 On the ARM, allow any integer (invalid ones are removed later by insn
2040 patterns), nice doubles and symbol_refs which refer to the function's
2041 constant pool XXX.
2043 When generating pic allow anything. */
2044 #define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2046 #define THUMB_LEGITIMATE_CONSTANT_P(X) \
2047 ( GET_CODE (X) == CONST_INT \
2048 || GET_CODE (X) == CONST_DOUBLE \
2049 || CONSTANT_ADDRESS_P (X) \
2050 || flag_pic)
2052 #define LEGITIMATE_CONSTANT_P(X) \
2053 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2055 /* Special characters prefixed to function names
2056 in order to encode attribute like information.
2057 Note, '@' and '*' have already been taken. */
2058 #define SHORT_CALL_FLAG_CHAR '^'
2059 #define LONG_CALL_FLAG_CHAR '#'
2061 #define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2062 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2064 #define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2065 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2067 #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2068 #define SUBTARGET_NAME_ENCODING_LENGTHS
2069 #endif
2071 /* This is a C fragment for the inside of a switch statement.
2072 Each case label should return the number of characters to
2073 be stripped from the start of a function's name, if that
2074 name starts with the indicated character. */
2075 #define ARM_NAME_ENCODING_LENGTHS \
2076 case SHORT_CALL_FLAG_CHAR: return 1; \
2077 case LONG_CALL_FLAG_CHAR: return 1; \
2078 case '*': return 1; \
2079 SUBTARGET_NAME_ENCODING_LENGTHS
2081 /* This is how to output a reference to a user-level label named NAME.
2082 `assemble_name' uses this. */
2083 #undef ASM_OUTPUT_LABELREF
2084 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
2085 arm_asm_output_labelref (FILE, NAME)
2087 #define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
2088 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
2090 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2091 and check its validity for a certain class.
2092 We have two alternate definitions for each of them.
2093 The usual definition accepts all pseudo regs; the other rejects
2094 them unless they have been allocated suitable hard regs.
2095 The symbol REG_OK_STRICT causes the latter definition to be used. */
2096 #ifndef REG_OK_STRICT
2098 #define ARM_REG_OK_FOR_BASE_P(X) \
2099 (REGNO (X) <= LAST_ARM_REGNUM \
2100 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2101 || REGNO (X) == FRAME_POINTER_REGNUM \
2102 || REGNO (X) == ARG_POINTER_REGNUM)
2104 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2105 (REGNO (X) <= LAST_LO_REGNUM \
2106 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2107 || (GET_MODE_SIZE (MODE) >= 4 \
2108 && (REGNO (X) == STACK_POINTER_REGNUM \
2109 || (X) == hard_frame_pointer_rtx \
2110 || (X) == arg_pointer_rtx)))
2112 #define REG_STRICT_P 0
2114 #else /* REG_OK_STRICT */
2116 #define ARM_REG_OK_FOR_BASE_P(X) \
2117 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
2119 #define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2120 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
2122 #define REG_STRICT_P 1
2124 #endif /* REG_OK_STRICT */
2126 /* Now define some helpers in terms of the above. */
2128 #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2129 (TARGET_THUMB \
2130 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2131 : ARM_REG_OK_FOR_BASE_P (X))
2133 #define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2135 /* For Thumb, a valid index register is anything that can be used in
2136 a byte load instruction. */
2137 #define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2139 /* Nonzero if X is a hard reg that can be used as an index
2140 or if it is a pseudo reg. On the Thumb, the stack pointer
2141 is not suitable. */
2142 #define REG_OK_FOR_INDEX_P(X) \
2143 (TARGET_THUMB \
2144 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2145 : ARM_REG_OK_FOR_INDEX_P (X))
2148 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2149 that is a valid memory address for an instruction.
2150 The MODE argument is the machine mode for the MEM expression
2151 that wants to use this address. */
2153 #define ARM_BASE_REGISTER_RTX_P(X) \
2154 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
2156 #define ARM_INDEX_REGISTER_RTX_P(X) \
2157 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
2159 #define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2161 if (arm_legitimate_address_p (MODE, X, SET, REG_STRICT_P)) \
2162 goto WIN; \
2165 #define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2167 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2168 goto WIN; \
2171 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2172 if (TARGET_ARM) \
2173 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2174 else /* if (TARGET_THUMB) */ \
2175 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2178 /* Try machine-dependent ways of modifying an illegitimate address
2179 to be legitimate. If we find one, return the new, valid address. */
2180 #define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2181 do { \
2182 X = arm_legitimize_address (X, OLDX, MODE); \
2183 } while (0)
2185 #define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2186 do { \
2187 X = thumb_legitimize_address (X, OLDX, MODE); \
2188 } while (0)
2190 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2191 do { \
2192 if (TARGET_ARM) \
2193 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2194 else \
2195 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2197 if (memory_address_p (MODE, X)) \
2198 goto WIN; \
2199 } while (0)
2201 /* Go to LABEL if ADDR (a legitimate address expression)
2202 has an effect that depends on the machine mode it is used for. */
2203 #define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2205 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2206 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
2207 goto LABEL; \
2210 /* Nothing helpful to do for the Thumb */
2211 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2212 if (TARGET_ARM) \
2213 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
2216 /* Specify the machine mode that this machine uses
2217 for the index in the tablejump instruction. */
2218 #define CASE_VECTOR_MODE Pmode
2220 /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2221 unsigned is probably best, but may break some code. */
2222 #ifndef DEFAULT_SIGNED_CHAR
2223 #define DEFAULT_SIGNED_CHAR 0
2224 #endif
2226 /* Don't cse the address of the function being compiled. */
2227 #define NO_RECURSIVE_FUNCTION_CSE 1
2229 /* Max number of bytes we can move from memory to memory
2230 in one reasonably fast instruction. */
2231 #define MOVE_MAX 4
2233 #undef MOVE_RATIO
2234 #define MOVE_RATIO (arm_tune_xscale ? 4 : 2)
2236 /* Define if operations between registers always perform the operation
2237 on the full register even if a narrower mode is specified. */
2238 #define WORD_REGISTER_OPERATIONS
2240 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2241 will either zero-extend or sign-extend. The value of this macro should
2242 be the code that says which one of the two operations is implicitly
2243 done, NIL if none. */
2244 #define LOAD_EXTEND_OP(MODE) \
2245 (TARGET_THUMB ? ZERO_EXTEND : \
2246 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2247 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
2249 /* Nonzero if access to memory by bytes is slow and undesirable. */
2250 #define SLOW_BYTE_ACCESS 0
2252 #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2254 /* Immediate shift counts are truncated by the output routines (or was it
2255 the assembler?). Shift counts in a register are truncated by ARM. Note
2256 that the native compiler puts too large (> 32) immediate shift counts
2257 into a register and shifts by the register, letting the ARM decide what
2258 to do instead of doing that itself. */
2259 /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2260 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2261 On the arm, Y in a register is used modulo 256 for the shift. Only for
2262 rotates is modulo 32 used. */
2263 /* #define SHIFT_COUNT_TRUNCATED 1 */
2265 /* All integers have the same format so truncation is easy. */
2266 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2268 /* Calling from registers is a massive pain. */
2269 #define NO_FUNCTION_CSE 1
2271 /* The machine modes of pointers and functions */
2272 #define Pmode SImode
2273 #define FUNCTION_MODE Pmode
2275 #define ARM_FRAME_RTX(X) \
2276 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2277 || (X) == arg_pointer_rtx)
2279 /* Moves to and from memory are quite expensive */
2280 #define MEMORY_MOVE_COST(M, CLASS, IN) \
2281 (TARGET_ARM ? 10 : \
2282 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2283 * (CLASS == LO_REGS ? 1 : 2)))
2285 /* Try to generate sequences that don't involve branches, we can then use
2286 conditional instructions */
2287 #define BRANCH_COST \
2288 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
2290 /* Position Independent Code. */
2291 /* We decide which register to use based on the compilation options and
2292 the assembler in use; this is more general than the APCS restriction of
2293 using sb (r9) all the time. */
2294 extern int arm_pic_register;
2296 /* Used when parsing command line option -mpic-register=. */
2297 extern const char * arm_pic_register_string;
2299 /* The register number of the register used to address a table of static
2300 data addresses in memory. */
2301 #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2303 #define FINALIZE_PIC arm_finalize_pic (1)
2305 /* We can't directly access anything that contains a symbol,
2306 nor can we indirect via the constant pool. */
2307 #define LEGITIMATE_PIC_OPERAND_P(X) \
2308 (!(symbol_mentioned_p (X) \
2309 || label_mentioned_p (X) \
2310 || (GET_CODE (X) == SYMBOL_REF \
2311 && CONSTANT_POOL_ADDRESS_P (X) \
2312 && (symbol_mentioned_p (get_pool_constant (X)) \
2313 || label_mentioned_p (get_pool_constant (X))))))
2315 /* We need to know when we are making a constant pool; this determines
2316 whether data needs to be in the GOT or can be referenced via a GOT
2317 offset. */
2318 extern int making_const_table;
2320 /* Handle pragmas for compatibility with Intel's compilers. */
2321 #define REGISTER_TARGET_PRAGMAS() do { \
2322 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2323 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2324 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2325 } while (0)
2327 /* Condition code information. */
2328 /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2329 return the mode to be used for the comparison. */
2331 #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2333 #define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2335 #define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2336 do \
2338 if (GET_CODE (OP1) == CONST_INT \
2339 && ! (const_ok_for_arm (INTVAL (OP1)) \
2340 || (const_ok_for_arm (- INTVAL (OP1))))) \
2342 rtx const_op = OP1; \
2343 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2344 OP1 = const_op; \
2347 while (0)
2349 /* The arm5 clz instruction returns 32. */
2350 #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
2352 #undef ASM_APP_OFF
2353 #define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
2355 /* Output a push or a pop instruction (only used when profiling). */
2356 #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2357 do \
2359 if (TARGET_ARM) \
2360 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2361 STACK_POINTER_REGNUM, REGNO); \
2362 else \
2363 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2364 } while (0)
2367 #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2368 do \
2370 if (TARGET_ARM) \
2371 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2372 STACK_POINTER_REGNUM, REGNO); \
2373 else \
2374 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2375 } while (0)
2377 /* This is how to output a label which precedes a jumptable. Since
2378 Thumb instructions are 2 bytes, we may need explicit alignment here. */
2379 #undef ASM_OUTPUT_CASE_LABEL
2380 #define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2381 do \
2383 if (TARGET_THUMB) \
2384 ASM_OUTPUT_ALIGN (FILE, 2); \
2385 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
2387 while (0)
2389 #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2390 do \
2392 if (TARGET_THUMB) \
2394 if (is_called_in_ARM_mode (DECL) \
2395 || current_function_is_thunk) \
2396 fprintf (STREAM, "\t.code 32\n") ; \
2397 else \
2398 fprintf (STREAM, "\t.code 16\n\t.thumb_func\n") ; \
2400 if (TARGET_POKE_FUNCTION_NAME) \
2401 arm_poke_function_name (STREAM, (char *) NAME); \
2403 while (0)
2405 /* For aliases of functions we use .thumb_set instead. */
2406 #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2407 do \
2409 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2410 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2412 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2414 fprintf (FILE, "\t.thumb_set "); \
2415 assemble_name (FILE, LABEL1); \
2416 fprintf (FILE, ","); \
2417 assemble_name (FILE, LABEL2); \
2418 fprintf (FILE, "\n"); \
2420 else \
2421 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2423 while (0)
2425 #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2426 /* To support -falign-* switches we need to use .p2align so
2427 that alignment directives in code sections will be padded
2428 with no-op instructions, rather than zeroes. */
2429 #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2430 if ((LOG) != 0) \
2432 if ((MAX_SKIP) == 0) \
2433 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2434 else \
2435 fprintf ((FILE), "\t.p2align %d,,%d\n", \
2436 (int) (LOG), (int) (MAX_SKIP)); \
2438 #endif
2440 /* Only perform branch elimination (by making instructions conditional) if
2441 we're optimizing. Otherwise it's of no use anyway. */
2442 #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2443 if (TARGET_ARM && optimize) \
2444 arm_final_prescan_insn (INSN); \
2445 else if (TARGET_THUMB) \
2446 thumb_final_prescan_insn (INSN)
2448 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
2449 (CODE == '@' || CODE == '|' \
2450 || (TARGET_ARM && (CODE == '?')) \
2451 || (TARGET_THUMB && (CODE == '_')))
2453 /* Output an operand of an instruction. */
2454 #define PRINT_OPERAND(STREAM, X, CODE) \
2455 arm_print_operand (STREAM, X, CODE)
2457 #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2458 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2459 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2460 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2461 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2462 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2463 : 0))))
2465 /* Output the address of an operand. */
2466 #define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2468 int is_minus = GET_CODE (X) == MINUS; \
2470 if (GET_CODE (X) == REG) \
2471 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2472 else if (GET_CODE (X) == PLUS || is_minus) \
2474 rtx base = XEXP (X, 0); \
2475 rtx index = XEXP (X, 1); \
2476 HOST_WIDE_INT offset = 0; \
2477 if (GET_CODE (base) != REG) \
2479 /* Ensure that BASE is a register. */ \
2480 /* (one of them must be). */ \
2481 rtx temp = base; \
2482 base = index; \
2483 index = temp; \
2485 switch (GET_CODE (index)) \
2487 case CONST_INT: \
2488 offset = INTVAL (index); \
2489 if (is_minus) \
2490 offset = -offset; \
2491 asm_fprintf (STREAM, "[%r, #%wd]", \
2492 REGNO (base), offset); \
2493 break; \
2495 case REG: \
2496 asm_fprintf (STREAM, "[%r, %s%r]", \
2497 REGNO (base), is_minus ? "-" : "", \
2498 REGNO (index)); \
2499 break; \
2501 case MULT: \
2502 case ASHIFTRT: \
2503 case LSHIFTRT: \
2504 case ASHIFT: \
2505 case ROTATERT: \
2507 asm_fprintf (STREAM, "[%r, %s%r", \
2508 REGNO (base), is_minus ? "-" : "", \
2509 REGNO (XEXP (index, 0))); \
2510 arm_print_operand (STREAM, index, 'S'); \
2511 fputs ("]", STREAM); \
2512 break; \
2515 default: \
2516 abort(); \
2519 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2520 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2522 extern enum machine_mode output_memory_reference_mode; \
2524 if (GET_CODE (XEXP (X, 0)) != REG) \
2525 abort (); \
2527 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2528 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2529 REGNO (XEXP (X, 0)), \
2530 GET_CODE (X) == PRE_DEC ? "-" : "", \
2531 GET_MODE_SIZE (output_memory_reference_mode)); \
2532 else \
2533 asm_fprintf (STREAM, "[%r], #%s%d", \
2534 REGNO (XEXP (X, 0)), \
2535 GET_CODE (X) == POST_DEC ? "-" : "", \
2536 GET_MODE_SIZE (output_memory_reference_mode)); \
2538 else if (GET_CODE (X) == PRE_MODIFY) \
2540 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2541 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2542 asm_fprintf (STREAM, "#%wd]!", \
2543 INTVAL (XEXP (XEXP (X, 1), 1))); \
2544 else \
2545 asm_fprintf (STREAM, "%r]!", \
2546 REGNO (XEXP (XEXP (X, 1), 1))); \
2548 else if (GET_CODE (X) == POST_MODIFY) \
2550 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2551 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
2552 asm_fprintf (STREAM, "#%wd", \
2553 INTVAL (XEXP (XEXP (X, 1), 1))); \
2554 else \
2555 asm_fprintf (STREAM, "%r", \
2556 REGNO (XEXP (XEXP (X, 1), 1))); \
2558 else output_addr_const (STREAM, X); \
2561 #define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2563 if (GET_CODE (X) == REG) \
2564 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2565 else if (GET_CODE (X) == POST_INC) \
2566 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2567 else if (GET_CODE (X) == PLUS) \
2569 if (GET_CODE (XEXP (X, 0)) != REG) \
2570 abort (); \
2571 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2572 asm_fprintf (STREAM, "[%r, #%wd]", \
2573 REGNO (XEXP (X, 0)), \
2574 INTVAL (XEXP (X, 1))); \
2575 else \
2576 asm_fprintf (STREAM, "[%r, %r]", \
2577 REGNO (XEXP (X, 0)), \
2578 REGNO (XEXP (X, 1))); \
2580 else \
2581 output_addr_const (STREAM, X); \
2584 #define PRINT_OPERAND_ADDRESS(STREAM, X) \
2585 if (TARGET_ARM) \
2586 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2587 else \
2588 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2590 #define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2591 if (GET_CODE (X) != CONST_VECTOR \
2592 || ! arm_emit_vector_const (FILE, X)) \
2593 goto FAIL;
2595 /* A C expression whose value is RTL representing the value of the return
2596 address for the frame COUNT steps up from the current frame. */
2598 #define RETURN_ADDR_RTX(COUNT, FRAME) \
2599 arm_return_addr (COUNT, FRAME)
2601 /* Mask of the bits in the PC that contain the real return address
2602 when running in 26-bit mode. */
2603 #define RETURN_ADDR_MASK26 (0x03fffffc)
2605 /* Pick up the return address upon entry to a procedure. Used for
2606 dwarf2 unwind information. This also enables the table driven
2607 mechanism. */
2608 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2609 #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2611 /* Used to mask out junk bits from the return address, such as
2612 processor state, interrupt status, condition codes and the like. */
2613 #define MASK_RETURN_ADDR \
2614 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2615 in 26 bit mode, the condition codes must be masked out of the \
2616 return address. This does not apply to ARM6 and later processors \
2617 when running in 32 bit mode. */ \
2618 ((!TARGET_APCS_32) ? (gen_int_mode (RETURN_ADDR_MASK26, Pmode)) \
2619 : (arm_arch4 || TARGET_THUMB) ? \
2620 (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2621 : arm_gen_return_addr_mask ())
2624 /* Define the codes that are matched by predicates in arm.c */
2625 #define PREDICATE_CODES \
2626 {"s_register_operand", {SUBREG, REG}}, \
2627 {"arm_general_register_operand", {SUBREG, REG}}, \
2628 {"arm_hard_register_operand", {REG}}, \
2629 {"f_register_operand", {SUBREG, REG}}, \
2630 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2631 {"arm_addimm_operand", {CONST_INT}}, \
2632 {"arm_float_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2633 {"arm_float_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2634 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2635 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2636 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2637 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2638 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2639 {"thumb_cmpneg_operand", {CONST_INT}}, \
2640 {"thumb_cbrch_target_operand", {SUBREG, REG, MEM}}, \
2641 {"offsettable_memory_operand", {MEM}}, \
2642 {"alignable_memory_operand", {MEM}}, \
2643 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2644 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2645 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2646 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2647 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2648 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2649 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2650 {"load_multiple_operation", {PARALLEL}}, \
2651 {"store_multiple_operation", {PARALLEL}}, \
2652 {"equality_operator", {EQ, NE}}, \
2653 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2654 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2655 UNGE, UNGT}}, \
2656 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2657 {"const_shift_operand", {CONST_INT}}, \
2658 {"multi_register_push", {PARALLEL}}, \
2659 {"cc_register", {REG}}, \
2660 {"logical_binary_operator", {AND, IOR, XOR}}, \
2661 {"cirrus_register_operand", {REG}}, \
2662 {"cirrus_fp_register", {REG}}, \
2663 {"cirrus_shift_const", {CONST_INT}}, \
2664 {"dominant_cc_register", {REG}}, \
2665 {"arm_float_compare_operand", {REG, CONST_DOUBLE}}, \
2666 {"vfp_compare_operand", {REG, CONST_DOUBLE}},
2668 /* Define this if you have special predicates that know special things
2669 about modes. Genrecog will warn about certain forms of
2670 match_operand without a mode; if the operand predicate is listed in
2671 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
2672 #define SPECIAL_MODE_PREDICATES \
2673 "cc_register", "dominant_cc_register",
2675 enum arm_builtins
2677 ARM_BUILTIN_GETWCX,
2678 ARM_BUILTIN_SETWCX,
2680 ARM_BUILTIN_WZERO,
2682 ARM_BUILTIN_WAVG2BR,
2683 ARM_BUILTIN_WAVG2HR,
2684 ARM_BUILTIN_WAVG2B,
2685 ARM_BUILTIN_WAVG2H,
2687 ARM_BUILTIN_WACCB,
2688 ARM_BUILTIN_WACCH,
2689 ARM_BUILTIN_WACCW,
2691 ARM_BUILTIN_WMACS,
2692 ARM_BUILTIN_WMACSZ,
2693 ARM_BUILTIN_WMACU,
2694 ARM_BUILTIN_WMACUZ,
2696 ARM_BUILTIN_WSADB,
2697 ARM_BUILTIN_WSADBZ,
2698 ARM_BUILTIN_WSADH,
2699 ARM_BUILTIN_WSADHZ,
2701 ARM_BUILTIN_WALIGN,
2703 ARM_BUILTIN_TMIA,
2704 ARM_BUILTIN_TMIAPH,
2705 ARM_BUILTIN_TMIABB,
2706 ARM_BUILTIN_TMIABT,
2707 ARM_BUILTIN_TMIATB,
2708 ARM_BUILTIN_TMIATT,
2710 ARM_BUILTIN_TMOVMSKB,
2711 ARM_BUILTIN_TMOVMSKH,
2712 ARM_BUILTIN_TMOVMSKW,
2714 ARM_BUILTIN_TBCSTB,
2715 ARM_BUILTIN_TBCSTH,
2716 ARM_BUILTIN_TBCSTW,
2718 ARM_BUILTIN_WMADDS,
2719 ARM_BUILTIN_WMADDU,
2721 ARM_BUILTIN_WPACKHSS,
2722 ARM_BUILTIN_WPACKWSS,
2723 ARM_BUILTIN_WPACKDSS,
2724 ARM_BUILTIN_WPACKHUS,
2725 ARM_BUILTIN_WPACKWUS,
2726 ARM_BUILTIN_WPACKDUS,
2728 ARM_BUILTIN_WADDB,
2729 ARM_BUILTIN_WADDH,
2730 ARM_BUILTIN_WADDW,
2731 ARM_BUILTIN_WADDSSB,
2732 ARM_BUILTIN_WADDSSH,
2733 ARM_BUILTIN_WADDSSW,
2734 ARM_BUILTIN_WADDUSB,
2735 ARM_BUILTIN_WADDUSH,
2736 ARM_BUILTIN_WADDUSW,
2737 ARM_BUILTIN_WSUBB,
2738 ARM_BUILTIN_WSUBH,
2739 ARM_BUILTIN_WSUBW,
2740 ARM_BUILTIN_WSUBSSB,
2741 ARM_BUILTIN_WSUBSSH,
2742 ARM_BUILTIN_WSUBSSW,
2743 ARM_BUILTIN_WSUBUSB,
2744 ARM_BUILTIN_WSUBUSH,
2745 ARM_BUILTIN_WSUBUSW,
2747 ARM_BUILTIN_WAND,
2748 ARM_BUILTIN_WANDN,
2749 ARM_BUILTIN_WOR,
2750 ARM_BUILTIN_WXOR,
2752 ARM_BUILTIN_WCMPEQB,
2753 ARM_BUILTIN_WCMPEQH,
2754 ARM_BUILTIN_WCMPEQW,
2755 ARM_BUILTIN_WCMPGTUB,
2756 ARM_BUILTIN_WCMPGTUH,
2757 ARM_BUILTIN_WCMPGTUW,
2758 ARM_BUILTIN_WCMPGTSB,
2759 ARM_BUILTIN_WCMPGTSH,
2760 ARM_BUILTIN_WCMPGTSW,
2762 ARM_BUILTIN_TEXTRMSB,
2763 ARM_BUILTIN_TEXTRMSH,
2764 ARM_BUILTIN_TEXTRMSW,
2765 ARM_BUILTIN_TEXTRMUB,
2766 ARM_BUILTIN_TEXTRMUH,
2767 ARM_BUILTIN_TEXTRMUW,
2768 ARM_BUILTIN_TINSRB,
2769 ARM_BUILTIN_TINSRH,
2770 ARM_BUILTIN_TINSRW,
2772 ARM_BUILTIN_WMAXSW,
2773 ARM_BUILTIN_WMAXSH,
2774 ARM_BUILTIN_WMAXSB,
2775 ARM_BUILTIN_WMAXUW,
2776 ARM_BUILTIN_WMAXUH,
2777 ARM_BUILTIN_WMAXUB,
2778 ARM_BUILTIN_WMINSW,
2779 ARM_BUILTIN_WMINSH,
2780 ARM_BUILTIN_WMINSB,
2781 ARM_BUILTIN_WMINUW,
2782 ARM_BUILTIN_WMINUH,
2783 ARM_BUILTIN_WMINUB,
2785 ARM_BUILTIN_WMULUM,
2786 ARM_BUILTIN_WMULSM,
2787 ARM_BUILTIN_WMULUL,
2789 ARM_BUILTIN_PSADBH,
2790 ARM_BUILTIN_WSHUFH,
2792 ARM_BUILTIN_WSLLH,
2793 ARM_BUILTIN_WSLLW,
2794 ARM_BUILTIN_WSLLD,
2795 ARM_BUILTIN_WSRAH,
2796 ARM_BUILTIN_WSRAW,
2797 ARM_BUILTIN_WSRAD,
2798 ARM_BUILTIN_WSRLH,
2799 ARM_BUILTIN_WSRLW,
2800 ARM_BUILTIN_WSRLD,
2801 ARM_BUILTIN_WRORH,
2802 ARM_BUILTIN_WRORW,
2803 ARM_BUILTIN_WRORD,
2804 ARM_BUILTIN_WSLLHI,
2805 ARM_BUILTIN_WSLLWI,
2806 ARM_BUILTIN_WSLLDI,
2807 ARM_BUILTIN_WSRAHI,
2808 ARM_BUILTIN_WSRAWI,
2809 ARM_BUILTIN_WSRADI,
2810 ARM_BUILTIN_WSRLHI,
2811 ARM_BUILTIN_WSRLWI,
2812 ARM_BUILTIN_WSRLDI,
2813 ARM_BUILTIN_WRORHI,
2814 ARM_BUILTIN_WRORWI,
2815 ARM_BUILTIN_WRORDI,
2817 ARM_BUILTIN_WUNPCKIHB,
2818 ARM_BUILTIN_WUNPCKIHH,
2819 ARM_BUILTIN_WUNPCKIHW,
2820 ARM_BUILTIN_WUNPCKILB,
2821 ARM_BUILTIN_WUNPCKILH,
2822 ARM_BUILTIN_WUNPCKILW,
2824 ARM_BUILTIN_WUNPCKEHSB,
2825 ARM_BUILTIN_WUNPCKEHSH,
2826 ARM_BUILTIN_WUNPCKEHSW,
2827 ARM_BUILTIN_WUNPCKEHUB,
2828 ARM_BUILTIN_WUNPCKEHUH,
2829 ARM_BUILTIN_WUNPCKEHUW,
2830 ARM_BUILTIN_WUNPCKELSB,
2831 ARM_BUILTIN_WUNPCKELSH,
2832 ARM_BUILTIN_WUNPCKELSW,
2833 ARM_BUILTIN_WUNPCKELUB,
2834 ARM_BUILTIN_WUNPCKELUH,
2835 ARM_BUILTIN_WUNPCKELUW,
2837 ARM_BUILTIN_MAX
2839 #endif /* ! GCC_ARM_H */