MOXA linux-2.6.x / linux-2.6.9-uc0 from sdlinux-moxaart.tgz
[linux-2.6.9-moxart.git] / drivers / net / pcnet32.c
blobeffbad31d11ebb89ddb0fa27467c46aa27acb5dd
1 /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
2 /*
3 * Copyright 1996-1999 Thomas Bogendoerfer
5 * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
7 * Copyright 1993 United States Government as represented by the
8 * Director, National Security Agency.
10 * This software may be used and distributed according to the terms
11 * of the GNU General Public License, incorporated herein by reference.
13 * This driver is for PCnet32 and PCnetPCI based ethercards
15 /**************************************************************************
16 * 23 Oct, 2000.
17 * Fixed a few bugs, related to running the controller in 32bit mode.
19 * Carsten Langgaard, carstenl@mips.com
20 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
22 *************************************************************************/
24 #define DRV_NAME "pcnet32"
25 #define DRV_VERSION "1.30i"
26 #define DRV_RELDATE "06.28.2004"
27 #define PFX DRV_NAME ": "
29 static const char *version =
30 DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
32 #include <linux/module.h>
33 #include <linux/kernel.h>
34 #include <linux/string.h>
35 #include <linux/errno.h>
36 #include <linux/ioport.h>
37 #include <linux/slab.h>
38 #include <linux/interrupt.h>
39 #include <linux/pci.h>
40 #include <linux/delay.h>
41 #include <linux/init.h>
42 #include <linux/ethtool.h>
43 #include <linux/mii.h>
44 #include <linux/crc32.h>
45 #include <linux/netdevice.h>
46 #include <linux/etherdevice.h>
47 #include <linux/skbuff.h>
48 #include <linux/spinlock.h>
49 #include <linux/moduleparam.h>
51 #include <asm/bitops.h>
52 #include <asm/dma.h>
53 #include <asm/io.h>
54 #include <asm/uaccess.h>
55 #include <asm/irq.h>
58 * PCI device identifiers for "new style" Linux PCI Device Drivers
60 static struct pci_device_id pcnet32_pci_tbl[] = {
61 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
62 { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
64 * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
65 * the incorrect vendor id.
67 { PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE, PCI_ANY_ID, PCI_ANY_ID,
68 PCI_CLASS_NETWORK_ETHERNET << 8, 0xffff00, 0 },
69 { 0, }
72 MODULE_DEVICE_TABLE (pci, pcnet32_pci_tbl);
74 static int cards_found;
77 * VLB I/O addresses
79 static unsigned int pcnet32_portlist[] __initdata =
80 { 0x300, 0x320, 0x340, 0x360, 0 };
84 static int pcnet32_debug = 0;
85 static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
86 static int pcnet32vlb; /* check for VLB cards ? */
88 static struct net_device *pcnet32_dev;
90 static int max_interrupt_work = 2;
91 static int rx_copybreak = 200;
93 #define PCNET32_PORT_AUI 0x00
94 #define PCNET32_PORT_10BT 0x01
95 #define PCNET32_PORT_GPSI 0x02
96 #define PCNET32_PORT_MII 0x03
98 #define PCNET32_PORT_PORTSEL 0x03
99 #define PCNET32_PORT_ASEL 0x04
100 #define PCNET32_PORT_100 0x40
101 #define PCNET32_PORT_FD 0x80
103 #define PCNET32_DMA_MASK 0xffffffff
105 #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
106 #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
109 * table to translate option values from tulip
110 * to internal options
112 static unsigned char options_mapping[] = {
113 PCNET32_PORT_ASEL, /* 0 Auto-select */
114 PCNET32_PORT_AUI, /* 1 BNC/AUI */
115 PCNET32_PORT_AUI, /* 2 AUI/BNC */
116 PCNET32_PORT_ASEL, /* 3 not supported */
117 PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
118 PCNET32_PORT_ASEL, /* 5 not supported */
119 PCNET32_PORT_ASEL, /* 6 not supported */
120 PCNET32_PORT_ASEL, /* 7 not supported */
121 PCNET32_PORT_ASEL, /* 8 not supported */
122 PCNET32_PORT_MII, /* 9 MII 10baseT */
123 PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
124 PCNET32_PORT_MII, /* 11 MII (autosel) */
125 PCNET32_PORT_10BT, /* 12 10BaseT */
126 PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
127 PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD, /* 14 MII 100BaseTx-FD */
128 PCNET32_PORT_ASEL /* 15 not supported */
131 static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
132 "Loopback test (offline)"
134 #define PCNET32_TEST_LEN (sizeof(pcnet32_gstrings_test) / ETH_GSTRING_LEN)
136 #define PCNET32_NUM_REGS 168
138 #define MAX_UNITS 8 /* More are supported, limit only on options */
139 static int options[MAX_UNITS];
140 static int full_duplex[MAX_UNITS];
141 static int homepna[MAX_UNITS];
144 * Theory of Operation
146 * This driver uses the same software structure as the normal lance
147 * driver. So look for a verbose description in lance.c. The differences
148 * to the normal lance driver is the use of the 32bit mode of PCnet32
149 * and PCnetPCI chips. Because these chips are 32bit chips, there is no
150 * 16MB limitation and we don't need bounce buffers.
154 * History:
155 * v0.01: Initial version
156 * only tested on Alpha Noname Board
157 * v0.02: changed IRQ handling for new interrupt scheme (dev_id)
158 * tested on a ASUS SP3G
159 * v0.10: fixed an odd problem with the 79C974 in a Compaq Deskpro XL
160 * looks like the 974 doesn't like stopping and restarting in a
161 * short period of time; now we do a reinit of the lance; the
162 * bug was triggered by doing ifconfig eth0 <ip> broadcast <addr>
163 * and hangs the machine (thanks to Klaus Liedl for debugging)
164 * v0.12: by suggestion from Donald Becker: Renamed driver to pcnet32,
165 * made it standalone (no need for lance.c)
166 * v0.13: added additional PCI detecting for special PCI devices (Compaq)
167 * v0.14: stripped down additional PCI probe (thanks to David C Niemi
168 * and sveneric@xs4all.nl for testing this on their Compaq boxes)
169 * v0.15: added 79C965 (VLB) probe
170 * added interrupt sharing for PCI chips
171 * v0.16: fixed set_multicast_list on Alpha machines
172 * v0.17: removed hack from dev.c; now pcnet32 uses ethif_probe in Space.c
173 * v0.19: changed setting of autoselect bit
174 * v0.20: removed additional Compaq PCI probe; there is now a working one
175 * in arch/i386/bios32.c
176 * v0.21: added endian conversion for ppc, from work by cort@cs.nmt.edu
177 * v0.22: added printing of status to ring dump
178 * v0.23: changed enet_statistics to net_devive_stats
179 * v0.90: added multicast filter
180 * added module support
181 * changed irq probe to new style
182 * added PCnetFast chip id
183 * added fix for receive stalls with Intel saturn chipsets
184 * added in-place rx skbs like in the tulip driver
185 * minor cleanups
186 * v0.91: added PCnetFast+ chip id
187 * back port to 2.0.x
188 * v1.00: added some stuff from Donald Becker's 2.0.34 version
189 * added support for byte counters in net_dev_stats
190 * v1.01: do ring dumps, only when debugging the driver
191 * increased the transmit timeout
192 * v1.02: fixed memory leak in pcnet32_init_ring()
193 * v1.10: workaround for stopped transmitter
194 * added port selection for modules
195 * detect special T1/E1 WAN card and setup port selection
196 * v1.11: fixed wrong checking of Tx errors
197 * v1.20: added check of return value kmalloc (cpeterso@cs.washington.edu)
198 * added save original kmalloc addr for freeing (mcr@solidum.com)
199 * added support for PCnetHome chip (joe@MIT.EDU)
200 * rewritten PCI card detection
201 * added dwio mode to get driver working on some PPC machines
202 * v1.21: added mii selection and mii ioctl
203 * v1.22: changed pci scanning code to make PPC people happy
204 * fixed switching to 32bit mode in pcnet32_open() (thanks
205 * to Michael Richard <mcr@solidum.com> for noticing this one)
206 * added sub vendor/device id matching (thanks again to
207 * Michael Richard <mcr@solidum.com>)
208 * added chip id for 79c973/975 (thanks to Zach Brown <zab@zabbo.net>)
209 * v1.23 fixed small bug, when manual selecting MII speed/duplex
210 * v1.24 Applied Thomas' patch to use TxStartPoint and thus decrease TxFIFO
211 * underflows. Added tx_start_pt module parameter. Increased
212 * TX_RING_SIZE from 16 to 32. Added #ifdef'd code to use DXSUFLO
213 * for FAST[+] chipsets. <kaf@fc.hp.com>
214 * v1.24ac Added SMP spinlocking - Alan Cox <alan@redhat.com>
215 * v1.25kf Added No Interrupt on successful Tx for some Tx's <kaf@fc.hp.com>
216 * v1.26 Converted to pci_alloc_consistent, Jamey Hicks / George France
217 * <jamey@crl.dec.com>
218 * - Fixed a few bugs, related to running the controller in 32bit mode.
219 * 23 Oct, 2000. Carsten Langgaard, carstenl@mips.com
220 * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
221 * v1.26p Fix oops on rmmod+insmod; plug i/o resource leak - Paul Gortmaker
222 * v1.27 improved CSR/PROM address detection, lots of cleanups,
223 * new pcnet32vlb module option, HP-PARISC support,
224 * added module parameter descriptions,
225 * initial ethtool support - Helge Deller <deller@gmx.de>
226 * v1.27a Sun Feb 10 2002 Go Taniguchi <go@turbolinux.co.jp>
227 * use alloc_etherdev and register_netdev
228 * fix pci probe not increment cards_found
229 * FD auto negotiate error workaround for xSeries250
230 * clean up and using new mii module
231 * v1.27b Sep 30 2002 Kent Yoder <yoder1@us.ibm.com>
232 * Added timer for cable connection state changes.
233 * v1.28 20 Feb 2004 Don Fry <brazilnut@us.ibm.com>
234 * Jon Mason <jonmason@us.ibm.com>, Chinmay Albal <albal@in.ibm.com>
235 * Now uses ethtool_ops, netif_msg_* and generic_mii_ioctl.
236 * Fixes bogus 'Bus master arbitration failure', pci_[un]map_single
237 * length errors, and transmit hangs. Cleans up after errors in open.
238 * Jim Lewis <jklewis@us.ibm.com> added ethernet loopback test.
239 * Thomas Munck Steenholdt <tmus@tmus.dk> non-mii ioctl corrections.
240 * v1.29 6 Apr 2004 Jim Lewis <jklewis@us.ibm.com> added physical
241 * identification code (blink led's) and register dump.
242 * Don Fry added timer for 971/972 so skbufs don't remain on tx ring
243 * forever.
244 * v1.30 18 May 2004 Don Fry removed timer and Last Transmit Interrupt
245 * (ltint) as they added complexity and didn't give good throughput.
246 * v1.30a 22 May 2004 Don Fry limit frames received during interrupt.
247 * v1.30b 24 May 2004 Don Fry fix bogus tx carrier errors with 79c973,
248 * assisted by Bruce Penrod <bmpenrod@endruntechnologies.com>.
249 * v1.30c 25 May 2004 Don Fry added netif_wake_queue after pcnet32_restart.
250 * v1.30d 01 Jun 2004 Don Fry discard oversize rx packets.
251 * v1.30e 11 Jun 2004 Don Fry recover after fifo error and rx hang.
252 * v1.30f 16 Jun 2004 Don Fry cleanup IRQ to allow 0 and 1 for PCI,
253 * expanding on suggestions from Ralf Baechle <ralf@linux-mips.org>,
254 * and Brian Murphy <brian@murphy.dk>.
255 * v1.30g 22 Jun 2004 Patrick Simmons <psimmons@flash.net> added option
256 * homepna for selecting HomePNA mode for PCNet/Home 79C978.
257 * v1.30h 24 Jun 2004 Don Fry correctly select auto, speed, duplex in bcr32.
258 * v1.30i 28 Jun 2004 Don Fry change to use module_param.
263 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
264 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
265 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
267 #ifndef PCNET32_LOG_TX_BUFFERS
268 #define PCNET32_LOG_TX_BUFFERS 4
269 #define PCNET32_LOG_RX_BUFFERS 5
270 #endif
272 #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
273 #define TX_RING_MOD_MASK (TX_RING_SIZE - 1)
274 #define TX_RING_LEN_BITS ((PCNET32_LOG_TX_BUFFERS) << 12)
276 #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
277 #define RX_RING_MOD_MASK (RX_RING_SIZE - 1)
278 #define RX_RING_LEN_BITS ((PCNET32_LOG_RX_BUFFERS) << 4)
280 #define PKT_BUF_SZ 1544
282 /* Offsets from base I/O address. */
283 #define PCNET32_WIO_RDP 0x10
284 #define PCNET32_WIO_RAP 0x12
285 #define PCNET32_WIO_RESET 0x14
286 #define PCNET32_WIO_BDP 0x16
288 #define PCNET32_DWIO_RDP 0x10
289 #define PCNET32_DWIO_RAP 0x14
290 #define PCNET32_DWIO_RESET 0x18
291 #define PCNET32_DWIO_BDP 0x1C
293 #define PCNET32_TOTAL_SIZE 0x20
295 /* The PCNET32 Rx and Tx ring descriptors. */
296 struct pcnet32_rx_head {
297 u32 base;
298 s16 buf_length;
299 s16 status;
300 u32 msg_length;
301 u32 reserved;
304 struct pcnet32_tx_head {
305 u32 base;
306 s16 length;
307 s16 status;
308 u32 misc;
309 u32 reserved;
312 /* The PCNET32 32-Bit initialization block, described in databook. */
313 struct pcnet32_init_block {
314 u16 mode;
315 u16 tlen_rlen;
316 u8 phys_addr[6];
317 u16 reserved;
318 u32 filter[2];
319 /* Receive and transmit ring base, along with extra bits. */
320 u32 rx_ring;
321 u32 tx_ring;
324 /* PCnet32 access functions */
325 struct pcnet32_access {
326 u16 (*read_csr)(unsigned long, int);
327 void (*write_csr)(unsigned long, int, u16);
328 u16 (*read_bcr)(unsigned long, int);
329 void (*write_bcr)(unsigned long, int, u16);
330 u16 (*read_rap)(unsigned long);
331 void (*write_rap)(unsigned long, u16);
332 void (*reset)(unsigned long);
336 * The first three fields of pcnet32_private are read by the ethernet device
337 * so we allocate the structure should be allocated by pci_alloc_consistent().
339 struct pcnet32_private {
340 /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
341 struct pcnet32_rx_head rx_ring[RX_RING_SIZE];
342 struct pcnet32_tx_head tx_ring[TX_RING_SIZE];
343 struct pcnet32_init_block init_block;
344 dma_addr_t dma_addr; /* DMA address of beginning of this
345 object, returned by
346 pci_alloc_consistent */
347 struct pci_dev *pci_dev; /* Pointer to the associated pci device
348 structure */
349 const char *name;
350 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
351 struct sk_buff *tx_skbuff[TX_RING_SIZE];
352 struct sk_buff *rx_skbuff[RX_RING_SIZE];
353 dma_addr_t tx_dma_addr[TX_RING_SIZE];
354 dma_addr_t rx_dma_addr[RX_RING_SIZE];
355 struct pcnet32_access a;
356 spinlock_t lock; /* Guard lock */
357 unsigned int cur_rx, cur_tx; /* The next free ring entry */
358 unsigned int dirty_rx, dirty_tx; /* The ring entries to be free()ed. */
359 struct net_device_stats stats;
360 char tx_full;
361 int options;
362 int shared_irq:1, /* shared irq possible */
363 dxsuflo:1, /* disable transmit stop on uflo */
364 mii:1; /* mii port available */
365 struct net_device *next;
366 struct mii_if_info mii_if;
367 struct timer_list watchdog_timer;
368 struct timer_list blink_timer;
369 u32 msg_enable; /* debug message level */
372 static void pcnet32_probe_vlbus(void);
373 static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
374 static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
375 static int pcnet32_open(struct net_device *);
376 static int pcnet32_init_ring(struct net_device *);
377 static int pcnet32_start_xmit(struct sk_buff *, struct net_device *);
378 static int pcnet32_rx(struct net_device *);
379 static void pcnet32_tx_timeout (struct net_device *dev);
380 static irqreturn_t pcnet32_interrupt(int, void *, struct pt_regs *);
381 static int pcnet32_close(struct net_device *);
382 static struct net_device_stats *pcnet32_get_stats(struct net_device *);
383 static void pcnet32_load_multicast(struct net_device *dev);
384 static void pcnet32_set_multicast_list(struct net_device *);
385 static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
386 static void pcnet32_watchdog(struct net_device *);
387 static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
388 static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val);
389 static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
390 static void pcnet32_ethtool_test(struct net_device *dev,
391 struct ethtool_test *eth_test, u64 *data);
392 static int pcnet32_loopback_test(struct net_device *dev, uint64_t *data1);
393 static int pcnet32_phys_id(struct net_device *dev, u32 data);
394 static void pcnet32_led_blink_callback(struct net_device *dev);
395 static int pcnet32_get_regs_len(struct net_device *dev);
396 static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
397 void *ptr);
399 enum pci_flags_bit {
400 PCI_USES_IO=1, PCI_USES_MEM=2, PCI_USES_MASTER=4,
401 PCI_ADDR0=0x10<<0, PCI_ADDR1=0x10<<1, PCI_ADDR2=0x10<<2, PCI_ADDR3=0x10<<3,
405 static u16 pcnet32_wio_read_csr (unsigned long addr, int index)
407 outw (index, addr+PCNET32_WIO_RAP);
408 return inw (addr+PCNET32_WIO_RDP);
411 static void pcnet32_wio_write_csr (unsigned long addr, int index, u16 val)
413 outw (index, addr+PCNET32_WIO_RAP);
414 outw (val, addr+PCNET32_WIO_RDP);
417 static u16 pcnet32_wio_read_bcr (unsigned long addr, int index)
419 outw (index, addr+PCNET32_WIO_RAP);
420 return inw (addr+PCNET32_WIO_BDP);
423 static void pcnet32_wio_write_bcr (unsigned long addr, int index, u16 val)
425 outw (index, addr+PCNET32_WIO_RAP);
426 outw (val, addr+PCNET32_WIO_BDP);
429 static u16 pcnet32_wio_read_rap (unsigned long addr)
431 return inw (addr+PCNET32_WIO_RAP);
434 static void pcnet32_wio_write_rap (unsigned long addr, u16 val)
436 outw (val, addr+PCNET32_WIO_RAP);
439 static void pcnet32_wio_reset (unsigned long addr)
441 inw (addr+PCNET32_WIO_RESET);
444 static int pcnet32_wio_check (unsigned long addr)
446 outw (88, addr+PCNET32_WIO_RAP);
447 return (inw (addr+PCNET32_WIO_RAP) == 88);
450 static struct pcnet32_access pcnet32_wio = {
451 .read_csr = pcnet32_wio_read_csr,
452 .write_csr = pcnet32_wio_write_csr,
453 .read_bcr = pcnet32_wio_read_bcr,
454 .write_bcr = pcnet32_wio_write_bcr,
455 .read_rap = pcnet32_wio_read_rap,
456 .write_rap = pcnet32_wio_write_rap,
457 .reset = pcnet32_wio_reset
460 static u16 pcnet32_dwio_read_csr (unsigned long addr, int index)
462 outl (index, addr+PCNET32_DWIO_RAP);
463 return (inl (addr+PCNET32_DWIO_RDP) & 0xffff);
466 static void pcnet32_dwio_write_csr (unsigned long addr, int index, u16 val)
468 outl (index, addr+PCNET32_DWIO_RAP);
469 outl (val, addr+PCNET32_DWIO_RDP);
472 static u16 pcnet32_dwio_read_bcr (unsigned long addr, int index)
474 outl (index, addr+PCNET32_DWIO_RAP);
475 return (inl (addr+PCNET32_DWIO_BDP) & 0xffff);
478 static void pcnet32_dwio_write_bcr (unsigned long addr, int index, u16 val)
480 outl (index, addr+PCNET32_DWIO_RAP);
481 outl (val, addr+PCNET32_DWIO_BDP);
484 static u16 pcnet32_dwio_read_rap (unsigned long addr)
486 return (inl (addr+PCNET32_DWIO_RAP) & 0xffff);
489 static void pcnet32_dwio_write_rap (unsigned long addr, u16 val)
491 outl (val, addr+PCNET32_DWIO_RAP);
494 static void pcnet32_dwio_reset (unsigned long addr)
496 inl (addr+PCNET32_DWIO_RESET);
499 static int pcnet32_dwio_check (unsigned long addr)
501 outl (88, addr+PCNET32_DWIO_RAP);
502 return ((inl (addr+PCNET32_DWIO_RAP) & 0xffff) == 88);
505 static struct pcnet32_access pcnet32_dwio = {
506 .read_csr = pcnet32_dwio_read_csr,
507 .write_csr = pcnet32_dwio_write_csr,
508 .read_bcr = pcnet32_dwio_read_bcr,
509 .write_bcr = pcnet32_dwio_write_bcr,
510 .read_rap = pcnet32_dwio_read_rap,
511 .write_rap = pcnet32_dwio_write_rap,
512 .reset = pcnet32_dwio_reset
515 #ifdef CONFIG_NET_POLL_CONTROLLER
516 static void pcnet32_poll_controller(struct net_device *dev)
518 disable_irq(dev->irq);
519 pcnet32_interrupt(0, dev, NULL);
520 enable_irq(dev->irq);
522 #endif
525 static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
527 struct pcnet32_private *lp = dev->priv;
528 unsigned long flags;
529 int r = -EOPNOTSUPP;
531 if (lp->mii) {
532 spin_lock_irqsave(&lp->lock, flags);
533 mii_ethtool_gset(&lp->mii_if, cmd);
534 spin_unlock_irqrestore(&lp->lock, flags);
535 r = 0;
537 return r;
540 static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
542 struct pcnet32_private *lp = dev->priv;
543 unsigned long flags;
544 int r = -EOPNOTSUPP;
546 if (lp->mii) {
547 spin_lock_irqsave(&lp->lock, flags);
548 r = mii_ethtool_sset(&lp->mii_if, cmd);
549 spin_unlock_irqrestore(&lp->lock, flags);
551 return r;
554 static void pcnet32_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
556 struct pcnet32_private *lp = dev->priv;
558 strcpy (info->driver, DRV_NAME);
559 strcpy (info->version, DRV_VERSION);
560 if (lp->pci_dev)
561 strcpy (info->bus_info, pci_name(lp->pci_dev));
562 else
563 sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
566 static u32 pcnet32_get_link(struct net_device *dev)
568 struct pcnet32_private *lp = dev->priv;
569 unsigned long flags;
570 int r;
572 spin_lock_irqsave(&lp->lock, flags);
573 if (lp->mii) {
574 r = mii_link_ok(&lp->mii_if);
575 } else {
576 ulong ioaddr = dev->base_addr; /* card base I/O address */
577 r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
579 spin_unlock_irqrestore(&lp->lock, flags);
581 return r;
584 static u32 pcnet32_get_msglevel(struct net_device *dev)
586 struct pcnet32_private *lp = dev->priv;
587 return lp->msg_enable;
590 static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
592 struct pcnet32_private *lp = dev->priv;
593 lp->msg_enable = value;
596 static int pcnet32_nway_reset(struct net_device *dev)
598 struct pcnet32_private *lp = dev->priv;
599 unsigned long flags;
600 int r = -EOPNOTSUPP;
602 if (lp->mii) {
603 spin_lock_irqsave(&lp->lock, flags);
604 r = mii_nway_restart(&lp->mii_if);
605 spin_unlock_irqrestore(&lp->lock, flags);
607 return r;
610 static void pcnet32_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
612 struct pcnet32_private *lp = dev->priv;
614 ering->tx_max_pending = TX_RING_SIZE - 1;
615 ering->tx_pending = lp->cur_tx - lp->dirty_tx;
616 ering->rx_max_pending = RX_RING_SIZE - 1;
617 ering->rx_pending = lp->cur_rx & RX_RING_MOD_MASK;
620 static void pcnet32_get_strings(struct net_device *dev, u32 stringset, u8 *data)
622 memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
625 static int pcnet32_self_test_count(struct net_device *dev)
627 return PCNET32_TEST_LEN;
630 static void pcnet32_ethtool_test(struct net_device *dev,
631 struct ethtool_test *test, u64 *data)
633 struct pcnet32_private *lp = dev->priv;
634 int rc;
636 if (test->flags == ETH_TEST_FL_OFFLINE) {
637 rc = pcnet32_loopback_test(dev, data);
638 if (rc) {
639 if (netif_msg_hw(lp))
640 printk(KERN_DEBUG "%s: Loopback test failed.\n", dev->name);
641 test->flags |= ETH_TEST_FL_FAILED;
642 } else if (netif_msg_hw(lp))
643 printk(KERN_DEBUG "%s: Loopback test passed.\n", dev->name);
644 } else if (netif_msg_hw(lp))
645 printk(KERN_DEBUG "%s: No tests to run (specify 'Offline' on ethtool).", dev->name);
646 } /* end pcnet32_ethtool_test */
648 static int pcnet32_loopback_test(struct net_device *dev, uint64_t *data1)
650 struct pcnet32_private *lp = dev->priv;
651 struct pcnet32_access *a = &lp->a; /* access to registers */
652 ulong ioaddr = dev->base_addr; /* card base I/O address */
653 struct sk_buff *skb; /* sk buff */
654 int x, i; /* counters */
655 int numbuffs = 4; /* number of TX/RX buffers and descs */
656 u16 status = 0x8300; /* TX ring status */
657 u16 teststatus; /* test of ring status */
658 int rc; /* return code */
659 int size; /* size of packets */
660 unsigned char *packet; /* source packet data */
661 static int data_len = 60; /* length of source packets */
662 unsigned long flags;
663 unsigned long ticks;
665 *data1 = 1; /* status of test, default to fail */
666 rc = 1; /* default to fail */
668 if (netif_running(dev))
669 pcnet32_close(dev);
671 spin_lock_irqsave(&lp->lock, flags);
673 /* Reset the PCNET32 */
674 lp->a.reset (ioaddr);
676 /* switch pcnet32 to 32bit mode */
677 lp->a.write_bcr (ioaddr, 20, 2);
679 lp->init_block.mode = le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
680 lp->init_block.filter[0] = 0;
681 lp->init_block.filter[1] = 0;
683 /* purge & init rings but don't actually restart */
684 pcnet32_restart(dev, 0x0000);
686 lp->a.write_csr(ioaddr, 0, 0x0004); /* Set STOP bit */
688 /* Initialize Transmit buffers. */
689 size = data_len + 15;
690 for (x=0; x<numbuffs; x++) {
691 if (!(skb = dev_alloc_skb(size))) {
692 if (netif_msg_hw(lp))
693 printk(KERN_DEBUG "%s: Cannot allocate skb at line: %d!\n",
694 dev->name, __LINE__);
695 goto clean_up;
696 } else {
697 packet = skb->data;
698 skb_put(skb, size); /* create space for data */
699 lp->tx_skbuff[x] = skb;
700 lp->tx_ring[x].length = le16_to_cpu(-skb->len);
701 lp->tx_ring[x].misc = 0;
703 /* put DA and SA into the skb */
704 for (i=0; i<6; i++)
705 *packet++ = dev->dev_addr[i];
706 for (i=0; i<6; i++)
707 *packet++ = dev->dev_addr[i];
708 /* type */
709 *packet++ = 0x08;
710 *packet++ = 0x06;
711 /* packet number */
712 *packet++ = x;
713 /* fill packet with data */
714 for (i=0; i<data_len; i++)
715 *packet++ = i;
717 lp->tx_dma_addr[x] = pci_map_single(lp->pci_dev, skb->data,
718 skb->len, PCI_DMA_TODEVICE);
719 lp->tx_ring[x].base = (u32)le32_to_cpu(lp->tx_dma_addr[x]);
720 wmb(); /* Make sure owner changes after all others are visible */
721 lp->tx_ring[x].status = le16_to_cpu(status);
725 x = a->read_bcr(ioaddr, 32); /* set internal loopback in BSR32 */
726 x = x | 0x0002;
727 a->write_bcr(ioaddr, 32, x);
729 lp->a.write_csr (ioaddr, 15, 0x0044); /* set int loopback in CSR15 */
731 teststatus = le16_to_cpu(0x8000);
732 lp->a.write_csr(ioaddr, 0, 0x0002); /* Set STRT bit */
734 /* Check status of descriptors */
735 for (x=0; x<numbuffs; x++) {
736 ticks = 0;
737 rmb();
738 while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
739 spin_unlock_irqrestore(&lp->lock, flags);
740 mdelay(1);
741 spin_lock_irqsave(&lp->lock, flags);
742 rmb();
743 ticks++;
745 if (ticks == 200) {
746 if (netif_msg_hw(lp))
747 printk("%s: Desc %d failed to reset!\n",dev->name,x);
748 break;
752 lp->a.write_csr(ioaddr, 0, 0x0004); /* Set STOP bit */
753 wmb();
754 if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
755 printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
757 for (x=0; x<numbuffs; x++) {
758 printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
759 skb = lp->rx_skbuff[x];
760 for (i=0; i<size; i++) {
761 printk("%02x ", *(skb->data+i));
763 printk("\n");
767 x = 0;
768 rc = 0;
769 while (x<numbuffs && !rc) {
770 skb = lp->rx_skbuff[x];
771 packet = lp->tx_skbuff[x]->data;
772 for (i=0; i<size; i++) {
773 if (*(skb->data+i) != packet[i]) {
774 if (netif_msg_hw(lp))
775 printk(KERN_DEBUG "%s: Error in compare! %2x - %02x %02x\n",
776 dev->name, i, *(skb->data+i), packet[i]);
777 rc = 1;
778 break;
781 x++;
783 if (!rc) {
784 *data1 = 0;
787 clean_up:
788 x = a->read_csr(ioaddr, 15) & 0xFFFF;
789 a->write_csr(ioaddr, 15, (x & ~0x0044)); /* reset bits 6 and 2 */
791 x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
792 x = x & ~0x0002;
793 a->write_bcr(ioaddr, 32, x);
795 spin_unlock_irqrestore(&lp->lock, flags);
797 if (netif_running(dev)) {
798 pcnet32_open(dev);
799 } else {
800 lp->a.write_bcr (ioaddr, 20, 4); /* return to 16bit mode */
803 return(rc);
804 } /* end pcnet32_loopback_test */
806 static void pcnet32_led_blink_callback(struct net_device *dev)
808 struct pcnet32_private *lp = dev->priv;
809 struct pcnet32_access *a = &lp->a;
810 ulong ioaddr = dev->base_addr;
811 unsigned long flags;
812 int i;
814 spin_lock_irqsave(&lp->lock, flags);
815 for (i=4; i<8; i++) {
816 a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
818 spin_unlock_irqrestore(&lp->lock, flags);
820 mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
823 static int pcnet32_phys_id(struct net_device *dev, u32 data)
825 struct pcnet32_private *lp = dev->priv;
826 struct pcnet32_access *a = &lp->a;
827 ulong ioaddr = dev->base_addr;
828 unsigned long flags;
829 int i, regs[4];
831 if (!lp->blink_timer.function) {
832 init_timer(&lp->blink_timer);
833 lp->blink_timer.function = (void *) pcnet32_led_blink_callback;
834 lp->blink_timer.data = (unsigned long) dev;
837 /* Save the current value of the bcrs */
838 spin_lock_irqsave(&lp->lock, flags);
839 for (i=4; i<8; i++) {
840 regs[i-4] = a->read_bcr(ioaddr, i);
842 spin_unlock_irqrestore(&lp->lock, flags);
844 mod_timer(&lp->blink_timer, jiffies);
845 set_current_state(TASK_INTERRUPTIBLE);
847 if ((!data) || (data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ)))
848 data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ);
850 schedule_timeout(data * HZ);
851 del_timer_sync(&lp->blink_timer);
853 /* Restore the original value of the bcrs */
854 spin_lock_irqsave(&lp->lock, flags);
855 for (i=4; i<8; i++) {
856 a->write_bcr(ioaddr, i, regs[i-4]);
858 spin_unlock_irqrestore(&lp->lock, flags);
860 return 0;
863 static int pcnet32_get_regs_len(struct net_device *dev)
865 return(PCNET32_NUM_REGS * sizeof(u16));
868 static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
869 void *ptr)
871 int i, csr0;
872 u16 *buff = ptr;
873 struct pcnet32_private *lp = dev->priv;
874 struct pcnet32_access *a = &lp->a;
875 ulong ioaddr = dev->base_addr;
876 int ticks;
877 unsigned long flags;
879 spin_lock_irqsave(&lp->lock, flags);
881 csr0 = a->read_csr(ioaddr, 0);
882 if (!(csr0 & 0x0004)) { /* If not stopped */
883 /* set SUSPEND (SPND) - CSR5 bit 0 */
884 a->write_csr(ioaddr, 5, 0x0001);
886 /* poll waiting for bit to be set */
887 ticks = 0;
888 while (!(a->read_csr(ioaddr, 5) & 0x0001)) {
889 spin_unlock_irqrestore(&lp->lock, flags);
890 mdelay(1);
891 spin_lock_irqsave(&lp->lock, flags);
892 ticks++;
893 if (ticks > 200) {
894 if (netif_msg_hw(lp))
895 printk(KERN_DEBUG "%s: Error getting into suspend!\n",
896 dev->name);
897 break;
902 /* read address PROM */
903 for (i=0; i<16; i += 2)
904 *buff++ = inw(ioaddr + i);
906 /* read control and status registers */
907 for (i=0; i<90; i++) {
908 *buff++ = a->read_csr(ioaddr, i);
911 *buff++ = a->read_csr(ioaddr, 112);
912 *buff++ = a->read_csr(ioaddr, 114);
914 /* read bus configuration registers */
915 for (i=0; i<36; i++) {
916 *buff++ = a->read_bcr(ioaddr, i);
919 /* read mii phy registers */
920 if (lp->mii) {
921 for (i=0; i<32; i++) {
922 lp->a.write_bcr(ioaddr, 33, ((lp->mii_if.phy_id) << 5) | i);
923 *buff++ = lp->a.read_bcr(ioaddr, 34);
927 if (!(csr0 & 0x0004)) { /* If not stopped */
928 /* clear SUSPEND (SPND) - CSR5 bit 0 */
929 a->write_csr(ioaddr, 5, 0x0000);
932 i = buff - (u16 *)ptr;
933 for (; i < PCNET32_NUM_REGS; i++)
934 *buff++ = 0;
936 spin_unlock_irqrestore(&lp->lock, flags);
939 static struct ethtool_ops pcnet32_ethtool_ops = {
940 .get_settings = pcnet32_get_settings,
941 .set_settings = pcnet32_set_settings,
942 .get_drvinfo = pcnet32_get_drvinfo,
943 .get_msglevel = pcnet32_get_msglevel,
944 .set_msglevel = pcnet32_set_msglevel,
945 .nway_reset = pcnet32_nway_reset,
946 .get_link = pcnet32_get_link,
947 .get_ringparam = pcnet32_get_ringparam,
948 .get_tx_csum = ethtool_op_get_tx_csum,
949 .get_sg = ethtool_op_get_sg,
950 .get_tso = ethtool_op_get_tso,
951 .get_strings = pcnet32_get_strings,
952 .self_test_count = pcnet32_self_test_count,
953 .self_test = pcnet32_ethtool_test,
954 .phys_id = pcnet32_phys_id,
955 .get_regs_len = pcnet32_get_regs_len,
956 .get_regs = pcnet32_get_regs,
959 /* only probes for non-PCI devices, the rest are handled by
960 * pci_register_driver via pcnet32_probe_pci */
962 static void __devinit
963 pcnet32_probe_vlbus(void)
965 unsigned int *port, ioaddr;
967 /* search for PCnet32 VLB cards at known addresses */
968 for (port = pcnet32_portlist; (ioaddr = *port); port++) {
969 if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
970 /* check if there is really a pcnet chip on that ioaddr */
971 if ((inb(ioaddr + 14) == 0x57) && (inb(ioaddr + 15) == 0x57)) {
972 pcnet32_probe1(ioaddr, 0, NULL);
973 } else {
974 release_region(ioaddr, PCNET32_TOTAL_SIZE);
981 static int __devinit
982 pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
984 unsigned long ioaddr;
985 int err;
987 err = pci_enable_device(pdev);
988 if (err < 0) {
989 if (pcnet32_debug & NETIF_MSG_PROBE)
990 printk(KERN_ERR PFX "failed to enable device -- err=%d\n", err);
991 return err;
993 pci_set_master(pdev);
995 ioaddr = pci_resource_start (pdev, 0);
996 if (!ioaddr) {
997 if (pcnet32_debug & NETIF_MSG_PROBE)
998 printk (KERN_ERR PFX "card has no PCI IO resources, aborting\n");
999 return -ENODEV;
1002 if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
1003 if (pcnet32_debug & NETIF_MSG_PROBE)
1004 printk(KERN_ERR PFX "architecture does not support 32bit PCI busmaster DMA\n");
1005 return -ENODEV;
1007 if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") == NULL) {
1008 if (pcnet32_debug & NETIF_MSG_PROBE)
1009 printk(KERN_ERR PFX "io address range already allocated\n");
1010 return -EBUSY;
1013 return pcnet32_probe1(ioaddr, 1, pdev);
1017 /* pcnet32_probe1
1018 * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
1019 * pdev will be NULL when called from pcnet32_probe_vlbus.
1021 static int __devinit
1022 pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
1024 struct pcnet32_private *lp;
1025 dma_addr_t lp_dma_addr;
1026 int i, media;
1027 int fdx, mii, fset, dxsuflo;
1028 int chip_version;
1029 char *chipname;
1030 struct net_device *dev;
1031 struct pcnet32_access *a = NULL;
1032 u8 promaddr[6];
1033 int ret = -ENODEV;
1035 /* reset the chip */
1036 pcnet32_wio_reset(ioaddr);
1038 /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
1039 if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
1040 a = &pcnet32_wio;
1041 } else {
1042 pcnet32_dwio_reset(ioaddr);
1043 if (pcnet32_dwio_read_csr(ioaddr, 0) == 4 && pcnet32_dwio_check(ioaddr)) {
1044 a = &pcnet32_dwio;
1045 } else
1046 goto err_release_region;
1049 chip_version = a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr,89) << 16);
1050 if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
1051 printk(KERN_INFO " PCnet chip version is %#x.\n", chip_version);
1052 if ((chip_version & 0xfff) != 0x003) {
1053 if (pcnet32_debug & NETIF_MSG_PROBE)
1054 printk(KERN_INFO PFX "Unsupported chip version.\n");
1055 goto err_release_region;
1058 /* initialize variables */
1059 fdx = mii = fset = dxsuflo = 0;
1060 chip_version = (chip_version >> 12) & 0xffff;
1062 switch (chip_version) {
1063 case 0x2420:
1064 chipname = "PCnet/PCI 79C970"; /* PCI */
1065 break;
1066 case 0x2430:
1067 if (shared)
1068 chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
1069 else
1070 chipname = "PCnet/32 79C965"; /* 486/VL bus */
1071 break;
1072 case 0x2621:
1073 chipname = "PCnet/PCI II 79C970A"; /* PCI */
1074 fdx = 1;
1075 break;
1076 case 0x2623:
1077 chipname = "PCnet/FAST 79C971"; /* PCI */
1078 fdx = 1; mii = 1; fset = 1;
1079 break;
1080 case 0x2624:
1081 chipname = "PCnet/FAST+ 79C972"; /* PCI */
1082 fdx = 1; mii = 1; fset = 1;
1083 break;
1084 case 0x2625:
1085 chipname = "PCnet/FAST III 79C973"; /* PCI */
1086 fdx = 1; mii = 1;
1087 break;
1088 case 0x2626:
1089 chipname = "PCnet/Home 79C978"; /* PCI */
1090 fdx = 1;
1092 * This is based on specs published at www.amd.com. This section
1093 * assumes that a card with a 79C978 wants to go into standard
1094 * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
1095 * and the module option homepna=1 can select this instead.
1097 media = a->read_bcr(ioaddr, 49);
1098 media &= ~3; /* default to 10Mb ethernet */
1099 if (cards_found < MAX_UNITS && homepna[cards_found])
1100 media |= 1; /* switch to home wiring mode */
1101 if (pcnet32_debug & NETIF_MSG_PROBE)
1102 printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
1103 (media & 1) ? "1" : "10");
1104 a->write_bcr(ioaddr, 49, media);
1105 break;
1106 case 0x2627:
1107 chipname = "PCnet/FAST III 79C975"; /* PCI */
1108 fdx = 1; mii = 1;
1109 break;
1110 case 0x2628:
1111 chipname = "PCnet/PRO 79C976";
1112 fdx = 1; mii = 1;
1113 break;
1114 default:
1115 if (pcnet32_debug & NETIF_MSG_PROBE)
1116 printk(KERN_INFO PFX "PCnet version %#x, no PCnet32 chip.\n",
1117 chip_version);
1118 goto err_release_region;
1122 * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
1123 * starting until the packet is loaded. Strike one for reliability, lose
1124 * one for latency - although on PCI this isnt a big loss. Older chips
1125 * have FIFO's smaller than a packet, so you can't do this.
1126 * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
1129 if (fset) {
1130 a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
1131 a->write_csr(ioaddr, 80, (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
1132 dxsuflo = 1;
1135 dev = alloc_etherdev(0);
1136 if (!dev) {
1137 if (pcnet32_debug & NETIF_MSG_PROBE)
1138 printk(KERN_ERR PFX "Memory allocation failed.\n");
1139 ret = -ENOMEM;
1140 goto err_release_region;
1142 SET_NETDEV_DEV(dev, &pdev->dev);
1144 if (pcnet32_debug & NETIF_MSG_PROBE)
1145 printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
1147 /* In most chips, after a chip reset, the ethernet address is read from the
1148 * station address PROM at the base address and programmed into the
1149 * "Physical Address Registers" CSR12-14.
1150 * As a precautionary measure, we read the PROM values and complain if
1151 * they disagree with the CSRs. Either way, we use the CSR values, and
1152 * double check that they are valid.
1154 for (i = 0; i < 3; i++) {
1155 unsigned int val;
1156 val = a->read_csr(ioaddr, i+12) & 0x0ffff;
1157 /* There may be endianness issues here. */
1158 dev->dev_addr[2*i] = val & 0x0ff;
1159 dev->dev_addr[2*i+1] = (val >> 8) & 0x0ff;
1162 /* read PROM address and compare with CSR address */
1163 for (i = 0; i < 6; i++)
1164 promaddr[i] = inb(ioaddr + i);
1166 if (memcmp(promaddr, dev->dev_addr, 6)
1167 || !is_valid_ether_addr(dev->dev_addr)) {
1168 #ifndef __powerpc__
1169 if (is_valid_ether_addr(promaddr)) {
1170 #else
1171 if (!is_valid_ether_addr(dev->dev_addr)
1172 && is_valid_ether_addr(promaddr)) {
1173 #endif
1174 if (pcnet32_debug & NETIF_MSG_PROBE) {
1175 printk(" warning: CSR address invalid,\n");
1176 printk(KERN_INFO " using instead PROM address of");
1178 memcpy(dev->dev_addr, promaddr, 6);
1182 /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
1183 if (!is_valid_ether_addr(dev->dev_addr))
1184 memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
1186 if (pcnet32_debug & NETIF_MSG_PROBE) {
1187 for (i = 0; i < 6; i++)
1188 printk(" %2.2x", dev->dev_addr[i]);
1190 /* Version 0x2623 and 0x2624 */
1191 if (((chip_version + 1) & 0xfffe) == 0x2624) {
1192 i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
1193 printk("\n" KERN_INFO " tx_start_pt(0x%04x):",i);
1194 switch(i>>10) {
1195 case 0: printk(" 20 bytes,"); break;
1196 case 1: printk(" 64 bytes,"); break;
1197 case 2: printk(" 128 bytes,"); break;
1198 case 3: printk("~220 bytes,"); break;
1200 i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
1201 printk(" BCR18(%x):",i&0xffff);
1202 if (i & (1<<5)) printk("BurstWrEn ");
1203 if (i & (1<<6)) printk("BurstRdEn ");
1204 if (i & (1<<7)) printk("DWordIO ");
1205 if (i & (1<<11)) printk("NoUFlow ");
1206 i = a->read_bcr(ioaddr, 25);
1207 printk("\n" KERN_INFO " SRAMSIZE=0x%04x,",i<<8);
1208 i = a->read_bcr(ioaddr, 26);
1209 printk(" SRAM_BND=0x%04x,",i<<8);
1210 i = a->read_bcr(ioaddr, 27);
1211 if (i & (1<<14)) printk("LowLatRx");
1215 dev->base_addr = ioaddr;
1216 /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
1217 if ((lp = pci_alloc_consistent(pdev, sizeof(*lp), &lp_dma_addr)) == NULL) {
1218 if (pcnet32_debug & NETIF_MSG_PROBE)
1219 printk(KERN_ERR PFX "Consistent memory allocation failed.\n");
1220 ret = -ENOMEM;
1221 goto err_free_netdev;
1224 memset(lp, 0, sizeof(*lp));
1225 lp->dma_addr = lp_dma_addr;
1226 lp->pci_dev = pdev;
1228 spin_lock_init(&lp->lock);
1230 SET_MODULE_OWNER(dev);
1231 SET_NETDEV_DEV(dev, &pdev->dev);
1232 dev->priv = lp;
1233 lp->name = chipname;
1234 lp->shared_irq = shared;
1235 lp->mii_if.full_duplex = fdx;
1236 lp->mii_if.phy_id_mask = 0x1f;
1237 lp->mii_if.reg_num_mask = 0x1f;
1238 lp->dxsuflo = dxsuflo;
1239 lp->mii = mii;
1240 lp->msg_enable = pcnet32_debug;
1241 if ((cards_found >= MAX_UNITS) || (options[cards_found] > sizeof(options_mapping)))
1242 lp->options = PCNET32_PORT_ASEL;
1243 else
1244 lp->options = options_mapping[options[cards_found]];
1245 lp->mii_if.dev = dev;
1246 lp->mii_if.mdio_read = mdio_read;
1247 lp->mii_if.mdio_write = mdio_write;
1249 if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
1250 ((cards_found>=MAX_UNITS) || full_duplex[cards_found]))
1251 lp->options |= PCNET32_PORT_FD;
1253 if (!a) {
1254 if (pcnet32_debug & NETIF_MSG_PROBE)
1255 printk(KERN_ERR PFX "No access methods\n");
1256 ret = -ENODEV;
1257 goto err_free_consistent;
1259 lp->a = *a;
1261 /* detect special T1/E1 WAN card by checking for MAC address */
1262 if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
1263 && dev->dev_addr[2] == 0x75)
1264 lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
1266 lp->init_block.mode = le16_to_cpu(0x0003); /* Disable Rx and Tx. */
1267 lp->init_block.tlen_rlen = le16_to_cpu(TX_RING_LEN_BITS | RX_RING_LEN_BITS);
1268 for (i = 0; i < 6; i++)
1269 lp->init_block.phys_addr[i] = dev->dev_addr[i];
1270 lp->init_block.filter[0] = 0x00000000;
1271 lp->init_block.filter[1] = 0x00000000;
1272 lp->init_block.rx_ring = (u32)le32_to_cpu(lp->dma_addr +
1273 offsetof(struct pcnet32_private, rx_ring));
1274 lp->init_block.tx_ring = (u32)le32_to_cpu(lp->dma_addr +
1275 offsetof(struct pcnet32_private, tx_ring));
1277 /* switch pcnet32 to 32bit mode */
1278 a->write_bcr(ioaddr, 20, 2);
1280 a->write_csr(ioaddr, 1, (lp->dma_addr + offsetof(struct pcnet32_private,
1281 init_block)) & 0xffff);
1282 a->write_csr(ioaddr, 2, (lp->dma_addr + offsetof(struct pcnet32_private,
1283 init_block)) >> 16);
1285 if (pdev) { /* use the IRQ provided by PCI */
1286 dev->irq = pdev->irq;
1287 if (pcnet32_debug & NETIF_MSG_PROBE)
1288 printk(" assigned IRQ %d.\n", dev->irq);
1289 } else {
1290 unsigned long irq_mask = probe_irq_on();
1293 * To auto-IRQ we enable the initialization-done and DMA error
1294 * interrupts. For ISA boards we get a DMA error, but VLB and PCI
1295 * boards will work.
1297 /* Trigger an initialization just for the interrupt. */
1298 a->write_csr (ioaddr, 0, 0x41);
1299 mdelay (1);
1301 dev->irq = probe_irq_off (irq_mask);
1302 if (!dev->irq) {
1303 if (pcnet32_debug & NETIF_MSG_PROBE)
1304 printk(", failed to detect IRQ line.\n");
1305 ret = -ENODEV;
1306 goto err_free_consistent;
1308 if (pcnet32_debug & NETIF_MSG_PROBE)
1309 printk(", probed IRQ %d.\n", dev->irq);
1312 /* Set the mii phy_id so that we can query the link state */
1313 if (lp->mii)
1314 lp->mii_if.phy_id = ((lp->a.read_bcr (ioaddr, 33)) >> 5) & 0x1f;
1316 init_timer (&lp->watchdog_timer);
1317 lp->watchdog_timer.data = (unsigned long) dev;
1318 lp->watchdog_timer.function = (void *) &pcnet32_watchdog;
1320 /* The PCNET32-specific entries in the device structure. */
1321 dev->open = &pcnet32_open;
1322 dev->hard_start_xmit = &pcnet32_start_xmit;
1323 dev->stop = &pcnet32_close;
1324 dev->get_stats = &pcnet32_get_stats;
1325 dev->set_multicast_list = &pcnet32_set_multicast_list;
1326 dev->do_ioctl = &pcnet32_ioctl;
1327 dev->ethtool_ops = &pcnet32_ethtool_ops;
1328 dev->tx_timeout = pcnet32_tx_timeout;
1329 dev->watchdog_timeo = (5*HZ);
1331 #ifdef CONFIG_NET_POLL_CONTROLLER
1332 dev->poll_controller = pcnet32_poll_controller;
1333 #endif
1335 /* Fill in the generic fields of the device structure. */
1336 if (register_netdev(dev))
1337 goto err_free_consistent;
1339 if (pdev) {
1340 pci_set_drvdata(pdev, dev);
1341 } else {
1342 lp->next = pcnet32_dev;
1343 pcnet32_dev = dev;
1346 if (pcnet32_debug & NETIF_MSG_PROBE)
1347 printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
1348 cards_found++;
1350 a->write_bcr(ioaddr, 2, 0x1002); /* enable LED writes */
1352 return 0;
1354 err_free_consistent:
1355 pci_free_consistent(lp->pci_dev, sizeof(*lp), lp, lp->dma_addr);
1356 err_free_netdev:
1357 free_netdev(dev);
1358 err_release_region:
1359 release_region(ioaddr, PCNET32_TOTAL_SIZE);
1360 return ret;
1364 static int
1365 pcnet32_open(struct net_device *dev)
1367 struct pcnet32_private *lp = dev->priv;
1368 unsigned long ioaddr = dev->base_addr;
1369 u16 val;
1370 int i;
1371 int rc;
1372 unsigned long flags;
1374 if (request_irq(dev->irq, &pcnet32_interrupt,
1375 lp->shared_irq ? SA_SHIRQ : 0, dev->name, (void *)dev)) {
1376 return -EAGAIN;
1379 spin_lock_irqsave(&lp->lock, flags);
1380 /* Check for a valid station address */
1381 if (!is_valid_ether_addr(dev->dev_addr)) {
1382 rc = -EINVAL;
1383 goto err_free_irq;
1386 /* Reset the PCNET32 */
1387 lp->a.reset (ioaddr);
1389 /* switch pcnet32 to 32bit mode */
1390 lp->a.write_bcr (ioaddr, 20, 2);
1392 if (netif_msg_ifup(lp))
1393 printk(KERN_DEBUG "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
1394 dev->name, dev->irq,
1395 (u32) (lp->dma_addr + offsetof(struct pcnet32_private, tx_ring)),
1396 (u32) (lp->dma_addr + offsetof(struct pcnet32_private, rx_ring)),
1397 (u32) (lp->dma_addr + offsetof(struct pcnet32_private, init_block)));
1399 /* set/reset autoselect bit */
1400 val = lp->a.read_bcr (ioaddr, 2) & ~2;
1401 if (lp->options & PCNET32_PORT_ASEL)
1402 val |= 2;
1403 lp->a.write_bcr (ioaddr, 2, val);
1405 /* handle full duplex setting */
1406 if (lp->mii_if.full_duplex) {
1407 val = lp->a.read_bcr (ioaddr, 9) & ~3;
1408 if (lp->options & PCNET32_PORT_FD) {
1409 val |= 1;
1410 if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
1411 val |= 2;
1412 } else if (lp->options & PCNET32_PORT_ASEL) {
1413 /* workaround of xSeries250, turn on for 79C975 only */
1414 i = ((lp->a.read_csr(ioaddr, 88) |
1415 (lp->a.read_csr(ioaddr,89) << 16)) >> 12) & 0xffff;
1416 if (i == 0x2627)
1417 val |= 3;
1419 lp->a.write_bcr (ioaddr, 9, val);
1422 /* set/reset GPSI bit in test register */
1423 val = lp->a.read_csr (ioaddr, 124) & ~0x10;
1424 if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
1425 val |= 0x10;
1426 lp->a.write_csr (ioaddr, 124, val);
1428 /* 24 Jun 2004 according AMD, in order to change the PHY,
1429 * DANAS (or DISPM for 79C976) must be set; then select the speed,
1430 * duplex, and/or enable auto negotiation, and clear DANAS */
1431 if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
1432 lp->a.write_bcr(ioaddr, 32, lp->a.read_bcr(ioaddr, 32) | 0x0080);
1433 /* disable Auto Negotiation, set 10Mpbs, HD */
1434 val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
1435 if (lp->options & PCNET32_PORT_FD)
1436 val |= 0x10;
1437 if (lp->options & PCNET32_PORT_100)
1438 val |= 0x08;
1439 lp->a.write_bcr (ioaddr, 32, val);
1440 } else {
1441 if (lp->options & PCNET32_PORT_ASEL) {
1442 lp->a.write_bcr(ioaddr, 32, lp->a.read_bcr(ioaddr, 32) | 0x0080);
1443 /* enable auto negotiate, setup, disable fd */
1444 val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
1445 val |= 0x20;
1446 lp->a.write_bcr(ioaddr, 32, val);
1450 #ifdef DO_DXSUFLO
1451 if (lp->dxsuflo) { /* Disable transmit stop on underflow */
1452 val = lp->a.read_csr (ioaddr, 3);
1453 val |= 0x40;
1454 lp->a.write_csr (ioaddr, 3, val);
1456 #endif
1458 lp->init_block.mode = le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
1459 pcnet32_load_multicast(dev);
1461 if (pcnet32_init_ring(dev)) {
1462 rc = -ENOMEM;
1463 goto err_free_ring;
1466 /* Re-initialize the PCNET32, and start it when done. */
1467 lp->a.write_csr (ioaddr, 1, (lp->dma_addr +
1468 offsetof(struct pcnet32_private, init_block)) & 0xffff);
1469 lp->a.write_csr (ioaddr, 2, (lp->dma_addr +
1470 offsetof(struct pcnet32_private, init_block)) >> 16);
1472 lp->a.write_csr (ioaddr, 4, 0x0915);
1473 lp->a.write_csr (ioaddr, 0, 0x0001);
1475 netif_start_queue(dev);
1477 /* If we have mii, print the link status and start the watchdog */
1478 if (lp->mii) {
1479 mii_check_media (&lp->mii_if, netif_msg_link(lp), 1);
1480 mod_timer (&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
1483 i = 0;
1484 while (i++ < 100)
1485 if (lp->a.read_csr (ioaddr, 0) & 0x0100)
1486 break;
1488 * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
1489 * reports that doing so triggers a bug in the '974.
1491 lp->a.write_csr (ioaddr, 0, 0x0042);
1493 if (netif_msg_ifup(lp))
1494 printk(KERN_DEBUG "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
1495 dev->name, i, (u32) (lp->dma_addr +
1496 offsetof(struct pcnet32_private, init_block)),
1497 lp->a.read_csr(ioaddr, 0));
1499 spin_unlock_irqrestore(&lp->lock, flags);
1501 return 0; /* Always succeed */
1503 err_free_ring:
1504 /* free any allocated skbuffs */
1505 for (i = 0; i < RX_RING_SIZE; i++) {
1506 lp->rx_ring[i].status = 0;
1507 if (lp->rx_skbuff[i]) {
1508 pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i], PKT_BUF_SZ-2,
1509 PCI_DMA_FROMDEVICE);
1510 dev_kfree_skb(lp->rx_skbuff[i]);
1512 lp->rx_skbuff[i] = NULL;
1513 lp->rx_dma_addr[i] = 0;
1516 * Switch back to 16bit mode to avoid problems with dumb
1517 * DOS packet driver after a warm reboot
1519 lp->a.write_bcr (ioaddr, 20, 4);
1521 err_free_irq:
1522 spin_unlock_irqrestore(&lp->lock, flags);
1523 free_irq(dev->irq, dev);
1524 return rc;
1528 * The LANCE has been halted for one reason or another (busmaster memory
1529 * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
1530 * etc.). Modern LANCE variants always reload their ring-buffer
1531 * configuration when restarted, so we must reinitialize our ring
1532 * context before restarting. As part of this reinitialization,
1533 * find all packets still on the Tx ring and pretend that they had been
1534 * sent (in effect, drop the packets on the floor) - the higher-level
1535 * protocols will time out and retransmit. It'd be better to shuffle
1536 * these skbs to a temp list and then actually re-Tx them after
1537 * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
1540 static void
1541 pcnet32_purge_tx_ring(struct net_device *dev)
1543 struct pcnet32_private *lp = dev->priv;
1544 int i;
1546 for (i = 0; i < TX_RING_SIZE; i++) {
1547 lp->tx_ring[i].status = 0; /* CPU owns buffer */
1548 wmb(); /* Make sure adapter sees owner change */
1549 if (lp->tx_skbuff[i]) {
1550 pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
1551 lp->tx_skbuff[i]->len, PCI_DMA_TODEVICE);
1552 dev_kfree_skb_any(lp->tx_skbuff[i]);
1554 lp->tx_skbuff[i] = NULL;
1555 lp->tx_dma_addr[i] = 0;
1560 /* Initialize the PCNET32 Rx and Tx rings. */
1561 static int
1562 pcnet32_init_ring(struct net_device *dev)
1564 struct pcnet32_private *lp = dev->priv;
1565 int i;
1567 lp->tx_full = 0;
1568 lp->cur_rx = lp->cur_tx = 0;
1569 lp->dirty_rx = lp->dirty_tx = 0;
1571 for (i = 0; i < RX_RING_SIZE; i++) {
1572 struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
1573 if (rx_skbuff == NULL) {
1574 if (!(rx_skbuff = lp->rx_skbuff[i] = dev_alloc_skb (PKT_BUF_SZ))) {
1575 /* there is not much, we can do at this point */
1576 if (pcnet32_debug & NETIF_MSG_DRV)
1577 printk(KERN_ERR "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
1578 dev->name);
1579 return -1;
1581 skb_reserve (rx_skbuff, 2);
1584 rmb();
1585 if (lp->rx_dma_addr[i] == 0)
1586 lp->rx_dma_addr[i] = pci_map_single(lp->pci_dev, rx_skbuff->tail,
1587 PKT_BUF_SZ-2, PCI_DMA_FROMDEVICE);
1588 lp->rx_ring[i].base = (u32)le32_to_cpu(lp->rx_dma_addr[i]);
1589 lp->rx_ring[i].buf_length = le16_to_cpu(2-PKT_BUF_SZ);
1590 wmb(); /* Make sure owner changes after all others are visible */
1591 lp->rx_ring[i].status = le16_to_cpu(0x8000);
1593 /* The Tx buffer address is filled in as needed, but we do need to clear
1594 * the upper ownership bit. */
1595 for (i = 0; i < TX_RING_SIZE; i++) {
1596 lp->tx_ring[i].status = 0; /* CPU owns buffer */
1597 wmb(); /* Make sure adapter sees owner change */
1598 lp->tx_ring[i].base = 0;
1599 lp->tx_dma_addr[i] = 0;
1602 lp->init_block.tlen_rlen = le16_to_cpu(TX_RING_LEN_BITS | RX_RING_LEN_BITS);
1603 for (i = 0; i < 6; i++)
1604 lp->init_block.phys_addr[i] = dev->dev_addr[i];
1605 lp->init_block.rx_ring = (u32)le32_to_cpu(lp->dma_addr +
1606 offsetof(struct pcnet32_private, rx_ring));
1607 lp->init_block.tx_ring = (u32)le32_to_cpu(lp->dma_addr +
1608 offsetof(struct pcnet32_private, tx_ring));
1609 wmb(); /* Make sure all changes are visible */
1610 return 0;
1613 /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
1614 * then flush the pending transmit operations, re-initialize the ring,
1615 * and tell the chip to initialize.
1617 static void
1618 pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
1620 struct pcnet32_private *lp = dev->priv;
1621 unsigned long ioaddr = dev->base_addr;
1622 int i;
1624 /* wait for stop */
1625 for (i=0; i<100; i++)
1626 if (lp->a.read_csr(ioaddr, 0) & 0x0004)
1627 break;
1629 if (i >= 100 && netif_msg_drv(lp))
1630 printk(KERN_ERR "%s: pcnet32_restart timed out waiting for stop.\n",
1631 dev->name);
1633 pcnet32_purge_tx_ring(dev);
1634 if (pcnet32_init_ring(dev))
1635 return;
1637 /* ReInit Ring */
1638 lp->a.write_csr (ioaddr, 0, 1);
1639 i = 0;
1640 while (i++ < 1000)
1641 if (lp->a.read_csr (ioaddr, 0) & 0x0100)
1642 break;
1644 lp->a.write_csr (ioaddr, 0, csr0_bits);
1648 static void
1649 pcnet32_tx_timeout (struct net_device *dev)
1651 struct pcnet32_private *lp = dev->priv;
1652 unsigned long ioaddr = dev->base_addr, flags;
1654 spin_lock_irqsave(&lp->lock, flags);
1655 /* Transmitter timeout, serious problems. */
1656 if (pcnet32_debug & NETIF_MSG_DRV)
1657 printk(KERN_ERR "%s: transmit timed out, status %4.4x, resetting.\n",
1658 dev->name, lp->a.read_csr(ioaddr, 0));
1659 lp->a.write_csr (ioaddr, 0, 0x0004);
1660 lp->stats.tx_errors++;
1661 if (netif_msg_tx_err(lp)) {
1662 int i;
1663 printk(KERN_DEBUG " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
1664 lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
1665 lp->cur_rx);
1666 for (i = 0 ; i < RX_RING_SIZE; i++)
1667 printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
1668 le32_to_cpu(lp->rx_ring[i].base),
1669 (-le16_to_cpu(lp->rx_ring[i].buf_length)) & 0xffff,
1670 le32_to_cpu(lp->rx_ring[i].msg_length),
1671 le16_to_cpu(lp->rx_ring[i].status));
1672 for (i = 0 ; i < TX_RING_SIZE; i++)
1673 printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
1674 le32_to_cpu(lp->tx_ring[i].base),
1675 (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
1676 le32_to_cpu(lp->tx_ring[i].misc),
1677 le16_to_cpu(lp->tx_ring[i].status));
1678 printk("\n");
1680 pcnet32_restart(dev, 0x0042);
1682 dev->trans_start = jiffies;
1683 netif_wake_queue(dev);
1685 spin_unlock_irqrestore(&lp->lock, flags);
1689 static int
1690 pcnet32_start_xmit(struct sk_buff *skb, struct net_device *dev)
1692 struct pcnet32_private *lp = dev->priv;
1693 unsigned long ioaddr = dev->base_addr;
1694 u16 status;
1695 int entry;
1696 unsigned long flags;
1698 spin_lock_irqsave(&lp->lock, flags);
1700 if (netif_msg_tx_queued(lp)) {
1701 printk(KERN_DEBUG "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
1702 dev->name, lp->a.read_csr(ioaddr, 0));
1705 /* Default status -- will not enable Successful-TxDone
1706 * interrupt when that option is available to us.
1708 status = 0x8300;
1710 /* Fill in a Tx ring entry */
1712 /* Mask to ring buffer boundary. */
1713 entry = lp->cur_tx & TX_RING_MOD_MASK;
1715 /* Caution: the write order is important here, set the status
1716 * with the "ownership" bits last. */
1718 lp->tx_ring[entry].length = le16_to_cpu(-skb->len);
1720 lp->tx_ring[entry].misc = 0x00000000;
1722 lp->tx_skbuff[entry] = skb;
1723 lp->tx_dma_addr[entry] = pci_map_single(lp->pci_dev, skb->data, skb->len,
1724 PCI_DMA_TODEVICE);
1725 lp->tx_ring[entry].base = (u32)le32_to_cpu(lp->tx_dma_addr[entry]);
1726 wmb(); /* Make sure owner changes after all others are visible */
1727 lp->tx_ring[entry].status = le16_to_cpu(status);
1729 lp->cur_tx++;
1730 lp->stats.tx_bytes += skb->len;
1732 /* Trigger an immediate send poll. */
1733 lp->a.write_csr (ioaddr, 0, 0x0048);
1735 dev->trans_start = jiffies;
1737 if (lp->tx_ring[(entry+1) & TX_RING_MOD_MASK].base != 0) {
1738 lp->tx_full = 1;
1739 netif_stop_queue(dev);
1741 spin_unlock_irqrestore(&lp->lock, flags);
1742 return 0;
1745 /* The PCNET32 interrupt handler. */
1746 static irqreturn_t
1747 pcnet32_interrupt(int irq, void *dev_id, struct pt_regs * regs)
1749 struct net_device *dev = dev_id;
1750 struct pcnet32_private *lp;
1751 unsigned long ioaddr;
1752 u16 csr0,rap;
1753 int boguscnt = max_interrupt_work;
1754 int must_restart;
1756 if (!dev) {
1757 if (pcnet32_debug & NETIF_MSG_INTR)
1758 printk (KERN_DEBUG "%s(): irq %d for unknown device\n",
1759 __FUNCTION__, irq);
1760 return IRQ_NONE;
1763 ioaddr = dev->base_addr;
1764 lp = dev->priv;
1766 spin_lock(&lp->lock);
1768 rap = lp->a.read_rap(ioaddr);
1769 while ((csr0 = lp->a.read_csr (ioaddr, 0)) & 0x8f00 && --boguscnt >= 0) {
1770 if (csr0 == 0xffff) {
1771 break; /* PCMCIA remove happened */
1773 /* Acknowledge all of the current interrupt sources ASAP. */
1774 lp->a.write_csr (ioaddr, 0, csr0 & ~0x004f);
1776 must_restart = 0;
1778 if (netif_msg_intr(lp))
1779 printk(KERN_DEBUG "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
1780 dev->name, csr0, lp->a.read_csr (ioaddr, 0));
1782 if (csr0 & 0x0400) /* Rx interrupt */
1783 pcnet32_rx(dev);
1785 if (csr0 & 0x0200) { /* Tx-done interrupt */
1786 unsigned int dirty_tx = lp->dirty_tx;
1787 int delta;
1789 while (dirty_tx != lp->cur_tx) {
1790 int entry = dirty_tx & TX_RING_MOD_MASK;
1791 int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
1793 if (status < 0)
1794 break; /* It still hasn't been Txed */
1796 lp->tx_ring[entry].base = 0;
1798 if (status & 0x4000) {
1799 /* There was an major error, log it. */
1800 int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
1801 lp->stats.tx_errors++;
1802 if (netif_msg_tx_err(lp))
1803 printk(KERN_ERR "%s: Tx error status=%04x err_status=%08x\n",
1804 dev->name, status, err_status);
1805 if (err_status & 0x04000000) lp->stats.tx_aborted_errors++;
1806 if (err_status & 0x08000000) lp->stats.tx_carrier_errors++;
1807 if (err_status & 0x10000000) lp->stats.tx_window_errors++;
1808 #ifndef DO_DXSUFLO
1809 if (err_status & 0x40000000) {
1810 lp->stats.tx_fifo_errors++;
1811 /* Ackk! On FIFO errors the Tx unit is turned off! */
1812 /* Remove this verbosity later! */
1813 if (netif_msg_tx_err(lp))
1814 printk(KERN_ERR "%s: Tx FIFO error! CSR0=%4.4x\n",
1815 dev->name, csr0);
1816 must_restart = 1;
1818 #else
1819 if (err_status & 0x40000000) {
1820 lp->stats.tx_fifo_errors++;
1821 if (! lp->dxsuflo) { /* If controller doesn't recover ... */
1822 /* Ackk! On FIFO errors the Tx unit is turned off! */
1823 /* Remove this verbosity later! */
1824 if (netif_msg_tx_err(lp))
1825 printk(KERN_ERR "%s: Tx FIFO error! CSR0=%4.4x\n",
1826 dev->name, csr0);
1827 must_restart = 1;
1830 #endif
1831 } else {
1832 if (status & 0x1800)
1833 lp->stats.collisions++;
1834 lp->stats.tx_packets++;
1837 /* We must free the original skb */
1838 if (lp->tx_skbuff[entry]) {
1839 pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[entry],
1840 lp->tx_skbuff[entry]->len, PCI_DMA_TODEVICE);
1841 dev_kfree_skb_irq(lp->tx_skbuff[entry]);
1842 lp->tx_skbuff[entry] = NULL;
1843 lp->tx_dma_addr[entry] = 0;
1845 dirty_tx++;
1848 delta = (lp->cur_tx - dirty_tx) & (TX_RING_MOD_MASK + TX_RING_SIZE);
1849 if (delta > TX_RING_SIZE) {
1850 if (netif_msg_drv(lp))
1851 printk(KERN_ERR "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
1852 dev->name, dirty_tx, lp->cur_tx, lp->tx_full);
1853 dirty_tx += TX_RING_SIZE;
1854 delta -= TX_RING_SIZE;
1857 if (lp->tx_full &&
1858 netif_queue_stopped(dev) &&
1859 delta < TX_RING_SIZE - 2) {
1860 /* The ring is no longer full, clear tbusy. */
1861 lp->tx_full = 0;
1862 netif_wake_queue (dev);
1864 lp->dirty_tx = dirty_tx;
1867 /* Log misc errors. */
1868 if (csr0 & 0x4000) lp->stats.tx_errors++; /* Tx babble. */
1869 if (csr0 & 0x1000) {
1871 * this happens when our receive ring is full. This shouldn't
1872 * be a problem as we will see normal rx interrupts for the frames
1873 * in the receive ring. But there are some PCI chipsets (I can
1874 * reproduce this on SP3G with Intel saturn chipset) which have
1875 * sometimes problems and will fill up the receive ring with
1876 * error descriptors. In this situation we don't get a rx
1877 * interrupt, but a missed frame interrupt sooner or later.
1878 * So we try to clean up our receive ring here.
1880 pcnet32_rx(dev);
1881 lp->stats.rx_errors++; /* Missed a Rx frame. */
1883 if (csr0 & 0x0800) {
1884 if (netif_msg_drv(lp))
1885 printk(KERN_ERR "%s: Bus master arbitration failure, status %4.4x.\n",
1886 dev->name, csr0);
1887 /* unlike for the lance, there is no restart needed */
1890 if (must_restart) {
1891 /* reset the chip to clear the error condition, then restart */
1892 lp->a.reset(ioaddr);
1893 lp->a.write_csr(ioaddr, 4, 0x0915);
1894 pcnet32_restart(dev, 0x0002);
1895 netif_wake_queue(dev);
1899 /* Set interrupt enable. */
1900 lp->a.write_csr (ioaddr, 0, 0x0040);
1901 lp->a.write_rap (ioaddr,rap);
1903 if (netif_msg_intr(lp))
1904 printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
1905 dev->name, lp->a.read_csr (ioaddr, 0));
1907 spin_unlock(&lp->lock);
1909 return IRQ_HANDLED;
1912 static int
1913 pcnet32_rx(struct net_device *dev)
1915 struct pcnet32_private *lp = dev->priv;
1916 int entry = lp->cur_rx & RX_RING_MOD_MASK;
1917 int boguscnt = RX_RING_SIZE / 2;
1919 /* If we own the next entry, it's a new packet. Send it up. */
1920 while ((short)le16_to_cpu(lp->rx_ring[entry].status) >= 0) {
1921 int status = (short)le16_to_cpu(lp->rx_ring[entry].status) >> 8;
1923 if (status != 0x03) { /* There was an error. */
1925 * There is a tricky error noted by John Murphy,
1926 * <murf@perftech.com> to Russ Nelson: Even with full-sized
1927 * buffers it's possible for a jabber packet to use two
1928 * buffers, with only the last correctly noting the error.
1930 if (status & 0x01) /* Only count a general error at the */
1931 lp->stats.rx_errors++; /* end of a packet.*/
1932 if (status & 0x20) lp->stats.rx_frame_errors++;
1933 if (status & 0x10) lp->stats.rx_over_errors++;
1934 if (status & 0x08) lp->stats.rx_crc_errors++;
1935 if (status & 0x04) lp->stats.rx_fifo_errors++;
1936 lp->rx_ring[entry].status &= le16_to_cpu(0x03ff);
1937 } else {
1938 /* Malloc up new buffer, compatible with net-2e. */
1939 short pkt_len = (le32_to_cpu(lp->rx_ring[entry].msg_length) & 0xfff)-4;
1940 struct sk_buff *skb;
1942 /* Discard oversize frames. */
1943 if (unlikely(pkt_len > PKT_BUF_SZ - 2)) {
1944 if (netif_msg_drv(lp))
1945 printk(KERN_ERR "%s: Impossible packet size %d!\n",
1946 dev->name, pkt_len);
1947 lp->stats.rx_errors++;
1948 } else if (pkt_len < 60) {
1949 if (netif_msg_rx_err(lp))
1950 printk(KERN_ERR "%s: Runt packet!\n", dev->name);
1951 lp->stats.rx_errors++;
1952 } else {
1953 int rx_in_place = 0;
1955 if (pkt_len > rx_copybreak) {
1956 struct sk_buff *newskb;
1958 if ((newskb = dev_alloc_skb(PKT_BUF_SZ))) {
1959 skb_reserve (newskb, 2);
1960 skb = lp->rx_skbuff[entry];
1961 pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[entry],
1962 PKT_BUF_SZ-2, PCI_DMA_FROMDEVICE);
1963 skb_put (skb, pkt_len);
1964 lp->rx_skbuff[entry] = newskb;
1965 newskb->dev = dev;
1966 lp->rx_dma_addr[entry] =
1967 pci_map_single(lp->pci_dev, newskb->tail,
1968 PKT_BUF_SZ-2, PCI_DMA_FROMDEVICE);
1969 lp->rx_ring[entry].base = le32_to_cpu(lp->rx_dma_addr[entry]);
1970 rx_in_place = 1;
1971 } else
1972 skb = NULL;
1973 } else {
1974 skb = dev_alloc_skb(pkt_len+2);
1977 if (skb == NULL) {
1978 int i;
1979 if (netif_msg_drv(lp))
1980 printk(KERN_ERR "%s: Memory squeeze, deferring packet.\n",
1981 dev->name);
1982 for (i = 0; i < RX_RING_SIZE; i++)
1983 if ((short)le16_to_cpu(lp->rx_ring[(entry+i)
1984 & RX_RING_MOD_MASK].status) < 0)
1985 break;
1987 if (i > RX_RING_SIZE -2) {
1988 lp->stats.rx_dropped++;
1989 lp->rx_ring[entry].status |= le16_to_cpu(0x8000);
1990 wmb(); /* Make sure adapter sees owner change */
1991 lp->cur_rx++;
1993 break;
1995 skb->dev = dev;
1996 if (!rx_in_place) {
1997 skb_reserve(skb,2); /* 16 byte align */
1998 skb_put(skb,pkt_len); /* Make room */
1999 pci_dma_sync_single_for_cpu(lp->pci_dev,
2000 lp->rx_dma_addr[entry],
2001 PKT_BUF_SZ-2,
2002 PCI_DMA_FROMDEVICE);
2003 eth_copy_and_sum(skb,
2004 (unsigned char *)(lp->rx_skbuff[entry]->tail),
2005 pkt_len,0);
2006 pci_dma_sync_single_for_device(lp->pci_dev,
2007 lp->rx_dma_addr[entry],
2008 PKT_BUF_SZ-2,
2009 PCI_DMA_FROMDEVICE);
2011 lp->stats.rx_bytes += skb->len;
2012 skb->protocol=eth_type_trans(skb,dev);
2013 netif_rx(skb);
2014 dev->last_rx = jiffies;
2015 lp->stats.rx_packets++;
2019 * The docs say that the buffer length isn't touched, but Andrew Boyd
2020 * of QNX reports that some revs of the 79C965 clear it.
2022 lp->rx_ring[entry].buf_length = le16_to_cpu(2-PKT_BUF_SZ);
2023 wmb(); /* Make sure owner changes after all others are visible */
2024 lp->rx_ring[entry].status |= le16_to_cpu(0x8000);
2025 entry = (++lp->cur_rx) & RX_RING_MOD_MASK;
2026 if (--boguscnt <= 0) break; /* don't stay in loop forever */
2029 return 0;
2032 static int
2033 pcnet32_close(struct net_device *dev)
2035 unsigned long ioaddr = dev->base_addr;
2036 struct pcnet32_private *lp = dev->priv;
2037 int i;
2038 unsigned long flags;
2040 del_timer_sync(&lp->watchdog_timer);
2042 netif_stop_queue(dev);
2044 spin_lock_irqsave(&lp->lock, flags);
2046 lp->stats.rx_missed_errors = lp->a.read_csr (ioaddr, 112);
2048 if (netif_msg_ifdown(lp))
2049 printk(KERN_DEBUG "%s: Shutting down ethercard, status was %2.2x.\n",
2050 dev->name, lp->a.read_csr (ioaddr, 0));
2052 /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
2053 lp->a.write_csr (ioaddr, 0, 0x0004);
2056 * Switch back to 16bit mode to avoid problems with dumb
2057 * DOS packet driver after a warm reboot
2059 lp->a.write_bcr (ioaddr, 20, 4);
2061 spin_unlock_irqrestore(&lp->lock, flags);
2063 free_irq(dev->irq, dev);
2065 spin_lock_irqsave(&lp->lock, flags);
2067 /* free all allocated skbuffs */
2068 for (i = 0; i < RX_RING_SIZE; i++) {
2069 lp->rx_ring[i].status = 0;
2070 wmb(); /* Make sure adapter sees owner change */
2071 if (lp->rx_skbuff[i]) {
2072 pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i], PKT_BUF_SZ-2,
2073 PCI_DMA_FROMDEVICE);
2074 dev_kfree_skb(lp->rx_skbuff[i]);
2076 lp->rx_skbuff[i] = NULL;
2077 lp->rx_dma_addr[i] = 0;
2080 for (i = 0; i < TX_RING_SIZE; i++) {
2081 lp->tx_ring[i].status = 0; /* CPU owns buffer */
2082 wmb(); /* Make sure adapter sees owner change */
2083 if (lp->tx_skbuff[i]) {
2084 pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
2085 lp->tx_skbuff[i]->len, PCI_DMA_TODEVICE);
2086 dev_kfree_skb(lp->tx_skbuff[i]);
2088 lp->tx_skbuff[i] = NULL;
2089 lp->tx_dma_addr[i] = 0;
2092 spin_unlock_irqrestore(&lp->lock, flags);
2094 return 0;
2097 static struct net_device_stats *
2098 pcnet32_get_stats(struct net_device *dev)
2100 struct pcnet32_private *lp = dev->priv;
2101 unsigned long ioaddr = dev->base_addr;
2102 u16 saved_addr;
2103 unsigned long flags;
2105 spin_lock_irqsave(&lp->lock, flags);
2106 saved_addr = lp->a.read_rap(ioaddr);
2107 lp->stats.rx_missed_errors = lp->a.read_csr (ioaddr, 112);
2108 lp->a.write_rap(ioaddr, saved_addr);
2109 spin_unlock_irqrestore(&lp->lock, flags);
2111 return &lp->stats;
2114 /* taken from the sunlance driver, which it took from the depca driver */
2115 static void pcnet32_load_multicast (struct net_device *dev)
2117 struct pcnet32_private *lp = dev->priv;
2118 volatile struct pcnet32_init_block *ib = &lp->init_block;
2119 volatile u16 *mcast_table = (u16 *)&ib->filter;
2120 struct dev_mc_list *dmi=dev->mc_list;
2121 char *addrs;
2122 int i;
2123 u32 crc;
2125 /* set all multicast bits */
2126 if (dev->flags & IFF_ALLMULTI) {
2127 ib->filter[0] = 0xffffffff;
2128 ib->filter[1] = 0xffffffff;
2129 return;
2131 /* clear the multicast filter */
2132 ib->filter[0] = 0;
2133 ib->filter[1] = 0;
2135 /* Add addresses */
2136 for (i = 0; i < dev->mc_count; i++) {
2137 addrs = dmi->dmi_addr;
2138 dmi = dmi->next;
2140 /* multicast address? */
2141 if (!(*addrs & 1))
2142 continue;
2144 crc = ether_crc_le(6, addrs);
2145 crc = crc >> 26;
2146 mcast_table [crc >> 4] = le16_to_cpu(
2147 le16_to_cpu(mcast_table [crc >> 4]) | (1 << (crc & 0xf)));
2149 return;
2154 * Set or clear the multicast filter for this adaptor.
2156 static void pcnet32_set_multicast_list(struct net_device *dev)
2158 unsigned long ioaddr = dev->base_addr, flags;
2159 struct pcnet32_private *lp = dev->priv;
2161 spin_lock_irqsave(&lp->lock, flags);
2162 if (dev->flags&IFF_PROMISC) {
2163 /* Log any net taps. */
2164 if (netif_msg_hw(lp))
2165 printk(KERN_INFO "%s: Promiscuous mode enabled.\n", dev->name);
2166 lp->init_block.mode = le16_to_cpu(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) << 7);
2167 } else {
2168 lp->init_block.mode = le16_to_cpu((lp->options & PCNET32_PORT_PORTSEL) << 7);
2169 pcnet32_load_multicast (dev);
2172 lp->a.write_csr (ioaddr, 0, 0x0004); /* Temporarily stop the lance. */
2173 pcnet32_restart(dev, 0x0042); /* Resume normal operation */
2174 netif_wake_queue(dev);
2176 spin_unlock_irqrestore(&lp->lock, flags);
2179 /* This routine assumes that the lp->lock is held */
2180 static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
2182 struct pcnet32_private *lp = dev->priv;
2183 unsigned long ioaddr = dev->base_addr;
2184 u16 val_out;
2186 if (!lp->mii)
2187 return 0;
2189 lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2190 val_out = lp->a.read_bcr(ioaddr, 34);
2192 return val_out;
2195 /* This routine assumes that the lp->lock is held */
2196 static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
2198 struct pcnet32_private *lp = dev->priv;
2199 unsigned long ioaddr = dev->base_addr;
2201 if (!lp->mii)
2202 return;
2204 lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
2205 lp->a.write_bcr(ioaddr, 34, val);
2208 static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2210 struct pcnet32_private *lp = dev->priv;
2211 int rc;
2212 unsigned long flags;
2214 /* SIOC[GS]MIIxxx ioctls */
2215 if (lp->mii) {
2216 spin_lock_irqsave(&lp->lock, flags);
2217 rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
2218 spin_unlock_irqrestore(&lp->lock, flags);
2219 } else {
2220 rc = -EOPNOTSUPP;
2223 return rc;
2226 static void pcnet32_watchdog(struct net_device *dev)
2228 struct pcnet32_private *lp = dev->priv;
2229 unsigned long flags;
2231 /* Print the link status if it has changed */
2232 if (lp->mii) {
2233 spin_lock_irqsave(&lp->lock, flags);
2234 mii_check_media (&lp->mii_if, netif_msg_link(lp), 0);
2235 spin_unlock_irqrestore(&lp->lock, flags);
2238 mod_timer (&(lp->watchdog_timer), PCNET32_WATCHDOG_TIMEOUT);
2241 static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
2243 struct net_device *dev = pci_get_drvdata(pdev);
2245 if (dev) {
2246 struct pcnet32_private *lp = dev->priv;
2248 unregister_netdev(dev);
2249 release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
2250 pci_free_consistent(lp->pci_dev, sizeof(*lp), lp, lp->dma_addr);
2251 free_netdev(dev);
2252 pci_set_drvdata(pdev, NULL);
2256 static struct pci_driver pcnet32_driver = {
2257 .name = DRV_NAME,
2258 .probe = pcnet32_probe_pci,
2259 .remove = __devexit_p(pcnet32_remove_one),
2260 .id_table = pcnet32_pci_tbl,
2263 /* An additional parameter that may be passed in... */
2264 static int debug = -1;
2265 static int tx_start_pt = -1;
2266 static int pcnet32_have_pci;
2267 static int num_params;
2269 module_param(debug, int, 0);
2270 MODULE_PARM_DESC(debug, DRV_NAME " debug level");
2271 module_param(max_interrupt_work, int, 0);
2272 MODULE_PARM_DESC(max_interrupt_work, DRV_NAME " maximum events handled per interrupt");
2273 module_param(rx_copybreak, int, 0);
2274 MODULE_PARM_DESC(rx_copybreak, DRV_NAME " copy breakpoint for copy-only-tiny-frames");
2275 module_param(tx_start_pt, int, 0);
2276 MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
2277 module_param(pcnet32vlb, int, 0);
2278 MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
2279 module_param_array(options, int, num_params, 0);
2280 MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
2281 module_param_array(full_duplex, int, num_params, 0);
2282 MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
2283 /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
2284 module_param_array(homepna, int, num_params, 0);
2285 MODULE_PARM_DESC(homepna, DRV_NAME " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
2287 MODULE_AUTHOR("Thomas Bogendoerfer");
2288 MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
2289 MODULE_LICENSE("GPL");
2291 #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
2293 static int __init pcnet32_init_module(void)
2295 printk(KERN_INFO "%s", version);
2297 pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
2299 if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
2300 tx_start = tx_start_pt;
2302 /* find the PCI devices */
2303 if (!pci_module_init(&pcnet32_driver))
2304 pcnet32_have_pci = 1;
2306 /* should we find any remaining VLbus devices ? */
2307 if (pcnet32vlb)
2308 pcnet32_probe_vlbus();
2310 if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
2311 printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
2313 return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
2316 static void __exit pcnet32_cleanup_module(void)
2318 struct net_device *next_dev;
2320 while (pcnet32_dev) {
2321 struct pcnet32_private *lp = pcnet32_dev->priv;
2322 next_dev = lp->next;
2323 unregister_netdev(pcnet32_dev);
2324 release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
2325 pci_free_consistent(lp->pci_dev, sizeof(*lp), lp, lp->dma_addr);
2326 free_netdev(pcnet32_dev);
2327 pcnet32_dev = next_dev;
2330 if (pcnet32_have_pci)
2331 pci_unregister_driver(&pcnet32_driver);
2334 module_init(pcnet32_init_module);
2335 module_exit(pcnet32_cleanup_module);
2338 * Local variables:
2339 * c-indent-level: 4
2340 * tab-width: 8
2341 * End: