Remove ByteOkIntel.
[binutils.git] / gas / config / tc-i386.c
blobd29d07c77e884f04e8e399834993dbb10ad83215
1 /* tc-i386.c -- Assemble code for the Intel 80386
2 Copyright 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009
4 Free Software Foundation, Inc.
6 This file is part of GAS, the GNU Assembler.
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
11 any later version.
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to the Free
20 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21 02110-1301, USA. */
23 /* Intel 80386 machine specific gas.
24 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
25 x86_64 support by Jan Hubicka (jh@suse.cz)
26 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
27 Bugs & suggestions are completely welcome. This is free software.
28 Please help us make it better. */
30 #include "as.h"
31 #include "safe-ctype.h"
32 #include "subsegs.h"
33 #include "dwarf2dbg.h"
34 #include "dw2gencfi.h"
35 #include "elf/x86-64.h"
36 #include "opcodes/i386-init.h"
38 #ifndef REGISTER_WARNINGS
39 #define REGISTER_WARNINGS 1
40 #endif
42 #ifndef INFER_ADDR_PREFIX
43 #define INFER_ADDR_PREFIX 1
44 #endif
46 #ifndef DEFAULT_ARCH
47 #define DEFAULT_ARCH "i386"
48 #endif
50 #ifndef INLINE
51 #if __GNUC__ >= 2
52 #define INLINE __inline__
53 #else
54 #define INLINE
55 #endif
56 #endif
58 /* Prefixes will be emitted in the order defined below.
59 WAIT_PREFIX must be the first prefix since FWAIT is really is an
60 instruction, and so must come before any prefixes.
61 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
62 REP_PREFIX, LOCK_PREFIX. */
63 #define WAIT_PREFIX 0
64 #define SEG_PREFIX 1
65 #define ADDR_PREFIX 2
66 #define DATA_PREFIX 3
67 #define REP_PREFIX 4
68 #define LOCK_PREFIX 5
69 #define REX_PREFIX 6 /* must come last. */
70 #define MAX_PREFIXES 7 /* max prefixes per opcode */
72 /* we define the syntax here (modulo base,index,scale syntax) */
73 #define REGISTER_PREFIX '%'
74 #define IMMEDIATE_PREFIX '$'
75 #define ABSOLUTE_PREFIX '*'
77 /* these are the instruction mnemonic suffixes in AT&T syntax or
78 memory operand size in Intel syntax. */
79 #define WORD_MNEM_SUFFIX 'w'
80 #define BYTE_MNEM_SUFFIX 'b'
81 #define SHORT_MNEM_SUFFIX 's'
82 #define LONG_MNEM_SUFFIX 'l'
83 #define QWORD_MNEM_SUFFIX 'q'
84 #define XMMWORD_MNEM_SUFFIX 'x'
85 #define YMMWORD_MNEM_SUFFIX 'y'
86 /* Intel Syntax. Use a non-ascii letter since since it never appears
87 in instructions. */
88 #define LONG_DOUBLE_MNEM_SUFFIX '\1'
90 #define END_OF_INSN '\0'
93 'templates' is for grouping together 'template' structures for opcodes
94 of the same name. This is only used for storing the insns in the grand
95 ole hash table of insns.
96 The templates themselves start at START and range up to (but not including)
97 END.
99 typedef struct
101 const insn_template *start;
102 const insn_template *end;
104 templates;
106 /* 386 operand encoding bytes: see 386 book for details of this. */
107 typedef struct
109 unsigned int regmem; /* codes register or memory operand */
110 unsigned int reg; /* codes register operand (or extended opcode) */
111 unsigned int mode; /* how to interpret regmem & reg */
113 modrm_byte;
115 /* x86-64 extension prefix. */
116 typedef int rex_byte;
118 /* 386 opcode byte to code indirect addressing. */
119 typedef struct
121 unsigned base;
122 unsigned index;
123 unsigned scale;
125 sib_byte;
127 /* x86 arch names, types and features */
128 typedef struct
130 const char *name; /* arch name */
131 unsigned int len; /* arch string length */
132 enum processor_type type; /* arch type */
133 i386_cpu_flags flags; /* cpu feature flags */
134 unsigned int skip; /* show_arch should skip this. */
136 arch_entry;
138 static void set_code_flag (int);
139 static void set_16bit_gcc_code_flag (int);
140 static void set_intel_syntax (int);
141 static void set_intel_mnemonic (int);
142 static void set_allow_index_reg (int);
143 static void set_sse_check (int);
144 static void set_cpu_arch (int);
145 #ifdef TE_PE
146 static void pe_directive_secrel (int);
147 #endif
148 static void signed_cons (int);
149 static char *output_invalid (int c);
150 static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
151 const char *);
152 static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
153 const char *);
154 static int i386_att_operand (char *);
155 static int i386_intel_operand (char *, int);
156 static int i386_intel_simplify (expressionS *);
157 static int i386_intel_parse_name (const char *, expressionS *);
158 static const reg_entry *parse_register (char *, char **);
159 static char *parse_insn (char *, char *);
160 static char *parse_operands (char *, const char *);
161 static void swap_operands (void);
162 static void swap_2_operands (int, int);
163 static void optimize_imm (void);
164 static void optimize_disp (void);
165 static const insn_template *match_template (void);
166 static int check_string (void);
167 static int process_suffix (void);
168 static int check_byte_reg (void);
169 static int check_long_reg (void);
170 static int check_qword_reg (void);
171 static int check_word_reg (void);
172 static int finalize_imm (void);
173 static int process_operands (void);
174 static const seg_entry *build_modrm_byte (void);
175 static void output_insn (void);
176 static void output_imm (fragS *, offsetT);
177 static void output_disp (fragS *, offsetT);
178 #ifndef I386COFF
179 static void s_bss (int);
180 #endif
181 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
182 static void handle_large_common (int small ATTRIBUTE_UNUSED);
183 #endif
185 static const char *default_arch = DEFAULT_ARCH;
187 /* VEX prefix. */
188 typedef struct
190 /* VEX prefix is either 2 byte or 3 byte. */
191 unsigned char bytes[3];
192 unsigned int length;
193 /* Destination or source register specifier. */
194 const reg_entry *register_specifier;
195 } vex_prefix;
197 /* 'md_assemble ()' gathers together information and puts it into a
198 i386_insn. */
200 union i386_op
202 expressionS *disps;
203 expressionS *imms;
204 const reg_entry *regs;
207 struct _i386_insn
209 /* TM holds the template for the insn were currently assembling. */
210 insn_template tm;
212 /* SUFFIX holds the instruction size suffix for byte, word, dword
213 or qword, if given. */
214 char suffix;
216 /* OPERANDS gives the number of given operands. */
217 unsigned int operands;
219 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
220 of given register, displacement, memory operands and immediate
221 operands. */
222 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
224 /* TYPES [i] is the type (see above #defines) which tells us how to
225 use OP[i] for the corresponding operand. */
226 i386_operand_type types[MAX_OPERANDS];
228 /* Displacement expression, immediate expression, or register for each
229 operand. */
230 union i386_op op[MAX_OPERANDS];
232 /* Flags for operands. */
233 unsigned int flags[MAX_OPERANDS];
234 #define Operand_PCrel 1
236 /* Relocation type for operand */
237 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
239 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
240 the base index byte below. */
241 const reg_entry *base_reg;
242 const reg_entry *index_reg;
243 unsigned int log2_scale_factor;
245 /* SEG gives the seg_entries of this insn. They are zero unless
246 explicit segment overrides are given. */
247 const seg_entry *seg[2];
249 /* PREFIX holds all the given prefix opcodes (usually null).
250 PREFIXES is the number of prefix opcodes. */
251 unsigned int prefixes;
252 unsigned char prefix[MAX_PREFIXES];
254 /* RM and SIB are the modrm byte and the sib byte where the
255 addressing modes of this insn are encoded. */
256 modrm_byte rm;
257 rex_byte rex;
258 sib_byte sib;
259 vex_prefix vex;
261 /* Swap operand in encoding. */
262 unsigned int swap_operand;
265 typedef struct _i386_insn i386_insn;
267 /* List of chars besides those in app.c:symbol_chars that can start an
268 operand. Used to prevent the scrubber eating vital white-space. */
269 const char extra_symbol_chars[] = "*%-(["
270 #ifdef LEX_AT
272 #endif
273 #ifdef LEX_QM
275 #endif
278 #if (defined (TE_I386AIX) \
279 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
280 && !defined (TE_GNU) \
281 && !defined (TE_LINUX) \
282 && !defined (TE_NETWARE) \
283 && !defined (TE_FreeBSD) \
284 && !defined (TE_NetBSD)))
285 /* This array holds the chars that always start a comment. If the
286 pre-processor is disabled, these aren't very useful. The option
287 --divide will remove '/' from this list. */
288 const char *i386_comment_chars = "#/";
289 #define SVR4_COMMENT_CHARS 1
290 #define PREFIX_SEPARATOR '\\'
292 #else
293 const char *i386_comment_chars = "#";
294 #define PREFIX_SEPARATOR '/'
295 #endif
297 /* This array holds the chars that only start a comment at the beginning of
298 a line. If the line seems to have the form '# 123 filename'
299 .line and .file directives will appear in the pre-processed output.
300 Note that input_file.c hand checks for '#' at the beginning of the
301 first line of the input file. This is because the compiler outputs
302 #NO_APP at the beginning of its output.
303 Also note that comments started like this one will always work if
304 '/' isn't otherwise defined. */
305 const char line_comment_chars[] = "#/";
307 const char line_separator_chars[] = ";";
309 /* Chars that can be used to separate mant from exp in floating point
310 nums. */
311 const char EXP_CHARS[] = "eE";
313 /* Chars that mean this number is a floating point constant
314 As in 0f12.456
315 or 0d1.2345e12. */
316 const char FLT_CHARS[] = "fFdDxX";
318 /* Tables for lexical analysis. */
319 static char mnemonic_chars[256];
320 static char register_chars[256];
321 static char operand_chars[256];
322 static char identifier_chars[256];
323 static char digit_chars[256];
325 /* Lexical macros. */
326 #define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
327 #define is_operand_char(x) (operand_chars[(unsigned char) x])
328 #define is_register_char(x) (register_chars[(unsigned char) x])
329 #define is_space_char(x) ((x) == ' ')
330 #define is_identifier_char(x) (identifier_chars[(unsigned char) x])
331 #define is_digit_char(x) (digit_chars[(unsigned char) x])
333 /* All non-digit non-letter characters that may occur in an operand. */
334 static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
336 /* md_assemble() always leaves the strings it's passed unaltered. To
337 effect this we maintain a stack of saved characters that we've smashed
338 with '\0's (indicating end of strings for various sub-fields of the
339 assembler instruction). */
340 static char save_stack[32];
341 static char *save_stack_p;
342 #define END_STRING_AND_SAVE(s) \
343 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
344 #define RESTORE_END_STRING(s) \
345 do { *(s) = *--save_stack_p; } while (0)
347 /* The instruction we're assembling. */
348 static i386_insn i;
350 /* Possible templates for current insn. */
351 static const templates *current_templates;
353 /* Per instruction expressionS buffers: max displacements & immediates. */
354 static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
355 static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
357 /* Current operand we are working on. */
358 static int this_operand = -1;
360 /* We support four different modes. FLAG_CODE variable is used to distinguish
361 these. */
363 enum flag_code {
364 CODE_32BIT,
365 CODE_16BIT,
366 CODE_64BIT };
368 static enum flag_code flag_code;
369 static unsigned int object_64bit;
370 static int use_rela_relocations = 0;
372 /* The names used to print error messages. */
373 static const char *flag_code_names[] =
375 "32",
376 "16",
377 "64"
380 /* 1 for intel syntax,
381 0 if att syntax. */
382 static int intel_syntax = 0;
384 /* 1 for intel mnemonic,
385 0 if att mnemonic. */
386 static int intel_mnemonic = !SYSV386_COMPAT;
388 /* 1 if support old (<= 2.8.1) versions of gcc. */
389 static int old_gcc = OLDGCC_COMPAT;
391 /* 1 if pseudo registers are permitted. */
392 static int allow_pseudo_reg = 0;
394 /* 1 if register prefix % not required. */
395 static int allow_naked_reg = 0;
397 /* 1 if pseudo index register, eiz/riz, is allowed . */
398 static int allow_index_reg = 0;
400 static enum
402 sse_check_none = 0,
403 sse_check_warning,
404 sse_check_error
406 sse_check;
408 /* Register prefix used for error message. */
409 static const char *register_prefix = "%";
411 /* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
412 leave, push, and pop instructions so that gcc has the same stack
413 frame as in 32 bit mode. */
414 static char stackop_size = '\0';
416 /* Non-zero to optimize code alignment. */
417 int optimize_align_code = 1;
419 /* Non-zero to quieten some warnings. */
420 static int quiet_warnings = 0;
422 /* CPU name. */
423 static const char *cpu_arch_name = NULL;
424 static char *cpu_sub_arch_name = NULL;
426 /* CPU feature flags. */
427 static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
429 /* If we have selected a cpu we are generating instructions for. */
430 static int cpu_arch_tune_set = 0;
432 /* Cpu we are generating instructions for. */
433 enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
435 /* CPU feature flags of cpu we are generating instructions for. */
436 static i386_cpu_flags cpu_arch_tune_flags;
438 /* CPU instruction set architecture used. */
439 enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
441 /* CPU feature flags of instruction set architecture used. */
442 i386_cpu_flags cpu_arch_isa_flags;
444 /* If set, conditional jumps are not automatically promoted to handle
445 larger than a byte offset. */
446 static unsigned int no_cond_jump_promotion = 0;
448 /* Encode SSE instructions with VEX prefix. */
449 static unsigned int sse2avx;
451 /* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
452 static symbolS *GOT_symbol;
454 /* The dwarf2 return column, adjusted for 32 or 64 bit. */
455 unsigned int x86_dwarf2_return_column;
457 /* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
458 int x86_cie_data_alignment;
460 /* Interface to relax_segment.
461 There are 3 major relax states for 386 jump insns because the
462 different types of jumps add different sizes to frags when we're
463 figuring out what sort of jump to choose to reach a given label. */
465 /* Types. */
466 #define UNCOND_JUMP 0
467 #define COND_JUMP 1
468 #define COND_JUMP86 2
470 /* Sizes. */
471 #define CODE16 1
472 #define SMALL 0
473 #define SMALL16 (SMALL | CODE16)
474 #define BIG 2
475 #define BIG16 (BIG | CODE16)
477 #ifndef INLINE
478 #ifdef __GNUC__
479 #define INLINE __inline__
480 #else
481 #define INLINE
482 #endif
483 #endif
485 #define ENCODE_RELAX_STATE(type, size) \
486 ((relax_substateT) (((type) << 2) | (size)))
487 #define TYPE_FROM_RELAX_STATE(s) \
488 ((s) >> 2)
489 #define DISP_SIZE_FROM_RELAX_STATE(s) \
490 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
492 /* This table is used by relax_frag to promote short jumps to long
493 ones where necessary. SMALL (short) jumps may be promoted to BIG
494 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
495 don't allow a short jump in a 32 bit code segment to be promoted to
496 a 16 bit offset jump because it's slower (requires data size
497 prefix), and doesn't work, unless the destination is in the bottom
498 64k of the code segment (The top 16 bits of eip are zeroed). */
500 const relax_typeS md_relax_table[] =
502 /* The fields are:
503 1) most positive reach of this state,
504 2) most negative reach of this state,
505 3) how many bytes this mode will have in the variable part of the frag
506 4) which index into the table to try if we can't fit into this one. */
508 /* UNCOND_JUMP states. */
509 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
510 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
511 /* dword jmp adds 4 bytes to frag:
512 0 extra opcode bytes, 4 displacement bytes. */
513 {0, 0, 4, 0},
514 /* word jmp adds 2 byte2 to frag:
515 0 extra opcode bytes, 2 displacement bytes. */
516 {0, 0, 2, 0},
518 /* COND_JUMP states. */
519 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
520 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
521 /* dword conditionals adds 5 bytes to frag:
522 1 extra opcode byte, 4 displacement bytes. */
523 {0, 0, 5, 0},
524 /* word conditionals add 3 bytes to frag:
525 1 extra opcode byte, 2 displacement bytes. */
526 {0, 0, 3, 0},
528 /* COND_JUMP86 states. */
529 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
530 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
531 /* dword conditionals adds 5 bytes to frag:
532 1 extra opcode byte, 4 displacement bytes. */
533 {0, 0, 5, 0},
534 /* word conditionals add 4 bytes to frag:
535 1 displacement byte and a 3 byte long branch insn. */
536 {0, 0, 4, 0}
539 static const arch_entry cpu_arch[] =
541 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
542 CPU_GENERIC32_FLAGS, 0 },
543 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
544 CPU_GENERIC64_FLAGS, 0 },
545 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
546 CPU_NONE_FLAGS, 0 },
547 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
548 CPU_I186_FLAGS, 0 },
549 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
550 CPU_I286_FLAGS, 0 },
551 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
552 CPU_I386_FLAGS, 0 },
553 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
554 CPU_I486_FLAGS, 0 },
555 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
556 CPU_I586_FLAGS, 0 },
557 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
558 CPU_I686_FLAGS, 0 },
559 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
560 CPU_I586_FLAGS, 0 },
561 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
562 CPU_I686_FLAGS, 0 },
563 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
564 CPU_P2_FLAGS, 0 },
565 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
566 CPU_P3_FLAGS, 0 },
567 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
568 CPU_P4_FLAGS, 0 },
569 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
570 CPU_CORE_FLAGS, 0 },
571 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
572 CPU_NOCONA_FLAGS, 0 },
573 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
574 CPU_CORE_FLAGS, 1 },
575 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
576 CPU_CORE_FLAGS, 0 },
577 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
578 CPU_CORE2_FLAGS, 1 },
579 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
580 CPU_CORE2_FLAGS, 0 },
581 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
582 CPU_COREI7_FLAGS, 0 },
583 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
584 CPU_L1OM_FLAGS, 0 },
585 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
586 CPU_K6_FLAGS, 0 },
587 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
588 CPU_K6_2_FLAGS, 0 },
589 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
590 CPU_ATHLON_FLAGS, 0 },
591 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
592 CPU_K8_FLAGS, 1 },
593 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
594 CPU_K8_FLAGS, 0 },
595 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
596 CPU_K8_FLAGS, 0 },
597 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
598 CPU_AMDFAM10_FLAGS, 0 },
599 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
600 CPU_8087_FLAGS, 0 },
601 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
602 CPU_287_FLAGS, 0 },
603 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
604 CPU_387_FLAGS, 0 },
605 { STRING_COMMA_LEN (".no87"), PROCESSOR_UNKNOWN,
606 CPU_ANY87_FLAGS, 0 },
607 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
608 CPU_MMX_FLAGS, 0 },
609 { STRING_COMMA_LEN (".nommx"), PROCESSOR_UNKNOWN,
610 CPU_3DNOWA_FLAGS, 0 },
611 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
612 CPU_SSE_FLAGS, 0 },
613 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
614 CPU_SSE2_FLAGS, 0 },
615 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
616 CPU_SSE3_FLAGS, 0 },
617 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
618 CPU_SSSE3_FLAGS, 0 },
619 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
620 CPU_SSE4_1_FLAGS, 0 },
621 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
622 CPU_SSE4_2_FLAGS, 0 },
623 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
624 CPU_SSE4_2_FLAGS, 0 },
625 { STRING_COMMA_LEN (".nosse"), PROCESSOR_UNKNOWN,
626 CPU_ANY_SSE_FLAGS, 0 },
627 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
628 CPU_AVX_FLAGS, 0 },
629 { STRING_COMMA_LEN (".noavx"), PROCESSOR_UNKNOWN,
630 CPU_ANY_AVX_FLAGS, 0 },
631 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
632 CPU_VMX_FLAGS, 0 },
633 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
634 CPU_SMX_FLAGS, 0 },
635 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
636 CPU_XSAVE_FLAGS, 0 },
637 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
638 CPU_AES_FLAGS, 0 },
639 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
640 CPU_PCLMUL_FLAGS, 0 },
641 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
642 CPU_PCLMUL_FLAGS, 1 },
643 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
644 CPU_FMA_FLAGS, 0 },
645 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
646 CPU_FMA4_FLAGS, 0 },
647 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
648 CPU_XOP_FLAGS, 0 },
649 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
650 CPU_LWP_FLAGS, 0 },
651 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
652 CPU_MOVBE_FLAGS, 0 },
653 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
654 CPU_EPT_FLAGS, 0 },
655 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
656 CPU_CLFLUSH_FLAGS, 0 },
657 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
658 CPU_SYSCALL_FLAGS, 0 },
659 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
660 CPU_RDTSCP_FLAGS, 0 },
661 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
662 CPU_3DNOW_FLAGS, 0 },
663 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
664 CPU_3DNOWA_FLAGS, 0 },
665 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
666 CPU_PADLOCK_FLAGS, 0 },
667 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
668 CPU_SVME_FLAGS, 1 },
669 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
670 CPU_SVME_FLAGS, 0 },
671 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
672 CPU_SSE4A_FLAGS, 0 },
673 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
674 CPU_ABM_FLAGS, 0 },
677 #ifdef I386COFF
678 /* Like s_lcomm_internal in gas/read.c but the alignment string
679 is allowed to be optional. */
681 static symbolS *
682 pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
684 addressT align = 0;
686 SKIP_WHITESPACE ();
688 if (needs_align
689 && *input_line_pointer == ',')
691 align = parse_align (needs_align - 1);
693 if (align == (addressT) -1)
694 return NULL;
696 else
698 if (size >= 8)
699 align = 3;
700 else if (size >= 4)
701 align = 2;
702 else if (size >= 2)
703 align = 1;
704 else
705 align = 0;
708 bss_alloc (symbolP, size, align);
709 return symbolP;
712 static void
713 pe_lcomm (int needs_align)
715 s_comm_internal (needs_align * 2, pe_lcomm_internal);
717 #endif
719 const pseudo_typeS md_pseudo_table[] =
721 #if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
722 {"align", s_align_bytes, 0},
723 #else
724 {"align", s_align_ptwo, 0},
725 #endif
726 {"arch", set_cpu_arch, 0},
727 #ifndef I386COFF
728 {"bss", s_bss, 0},
729 #else
730 {"lcomm", pe_lcomm, 1},
731 #endif
732 {"ffloat", float_cons, 'f'},
733 {"dfloat", float_cons, 'd'},
734 {"tfloat", float_cons, 'x'},
735 {"value", cons, 2},
736 {"slong", signed_cons, 4},
737 {"noopt", s_ignore, 0},
738 {"optim", s_ignore, 0},
739 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
740 {"code16", set_code_flag, CODE_16BIT},
741 {"code32", set_code_flag, CODE_32BIT},
742 {"code64", set_code_flag, CODE_64BIT},
743 {"intel_syntax", set_intel_syntax, 1},
744 {"att_syntax", set_intel_syntax, 0},
745 {"intel_mnemonic", set_intel_mnemonic, 1},
746 {"att_mnemonic", set_intel_mnemonic, 0},
747 {"allow_index_reg", set_allow_index_reg, 1},
748 {"disallow_index_reg", set_allow_index_reg, 0},
749 {"sse_check", set_sse_check, 0},
750 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
751 {"largecomm", handle_large_common, 0},
752 #else
753 {"file", (void (*) (int)) dwarf2_directive_file, 0},
754 {"loc", dwarf2_directive_loc, 0},
755 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
756 #endif
757 #ifdef TE_PE
758 {"secrel32", pe_directive_secrel, 0},
759 #endif
760 {0, 0, 0}
763 /* For interface with expression (). */
764 extern char *input_line_pointer;
766 /* Hash table for instruction mnemonic lookup. */
767 static struct hash_control *op_hash;
769 /* Hash table for register lookup. */
770 static struct hash_control *reg_hash;
772 void
773 i386_align_code (fragS *fragP, int count)
775 /* Various efficient no-op patterns for aligning code labels.
776 Note: Don't try to assemble the instructions in the comments.
777 0L and 0w are not legal. */
778 static const char f32_1[] =
779 {0x90}; /* nop */
780 static const char f32_2[] =
781 {0x66,0x90}; /* xchg %ax,%ax */
782 static const char f32_3[] =
783 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
784 static const char f32_4[] =
785 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
786 static const char f32_5[] =
787 {0x90, /* nop */
788 0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
789 static const char f32_6[] =
790 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
791 static const char f32_7[] =
792 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
793 static const char f32_8[] =
794 {0x90, /* nop */
795 0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
796 static const char f32_9[] =
797 {0x89,0xf6, /* movl %esi,%esi */
798 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
799 static const char f32_10[] =
800 {0x8d,0x76,0x00, /* leal 0(%esi),%esi */
801 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
802 static const char f32_11[] =
803 {0x8d,0x74,0x26,0x00, /* leal 0(%esi,1),%esi */
804 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
805 static const char f32_12[] =
806 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
807 0x8d,0xbf,0x00,0x00,0x00,0x00}; /* leal 0L(%edi),%edi */
808 static const char f32_13[] =
809 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
810 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
811 static const char f32_14[] =
812 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00, /* leal 0L(%esi,1),%esi */
813 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
814 static const char f16_3[] =
815 {0x8d,0x74,0x00}; /* lea 0(%esi),%esi */
816 static const char f16_4[] =
817 {0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
818 static const char f16_5[] =
819 {0x90, /* nop */
820 0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
821 static const char f16_6[] =
822 {0x89,0xf6, /* mov %si,%si */
823 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
824 static const char f16_7[] =
825 {0x8d,0x74,0x00, /* lea 0(%si),%si */
826 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
827 static const char f16_8[] =
828 {0x8d,0xb4,0x00,0x00, /* lea 0w(%si),%si */
829 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
830 static const char jump_31[] =
831 {0xeb,0x1d,0x90,0x90,0x90,0x90,0x90, /* jmp .+31; lotsa nops */
832 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90,
833 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90,
834 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
835 static const char *const f32_patt[] = {
836 f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
837 f32_9, f32_10, f32_11, f32_12, f32_13, f32_14
839 static const char *const f16_patt[] = {
840 f32_1, f32_2, f16_3, f16_4, f16_5, f16_6, f16_7, f16_8
842 /* nopl (%[re]ax) */
843 static const char alt_3[] =
844 {0x0f,0x1f,0x00};
845 /* nopl 0(%[re]ax) */
846 static const char alt_4[] =
847 {0x0f,0x1f,0x40,0x00};
848 /* nopl 0(%[re]ax,%[re]ax,1) */
849 static const char alt_5[] =
850 {0x0f,0x1f,0x44,0x00,0x00};
851 /* nopw 0(%[re]ax,%[re]ax,1) */
852 static const char alt_6[] =
853 {0x66,0x0f,0x1f,0x44,0x00,0x00};
854 /* nopl 0L(%[re]ax) */
855 static const char alt_7[] =
856 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
857 /* nopl 0L(%[re]ax,%[re]ax,1) */
858 static const char alt_8[] =
859 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
860 /* nopw 0L(%[re]ax,%[re]ax,1) */
861 static const char alt_9[] =
862 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
863 /* nopw %cs:0L(%[re]ax,%[re]ax,1) */
864 static const char alt_10[] =
865 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
866 /* data16
867 nopw %cs:0L(%[re]ax,%[re]ax,1) */
868 static const char alt_long_11[] =
869 {0x66,
870 0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
871 /* data16
872 data16
873 nopw %cs:0L(%[re]ax,%[re]ax,1) */
874 static const char alt_long_12[] =
875 {0x66,
876 0x66,
877 0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
878 /* data16
879 data16
880 data16
881 nopw %cs:0L(%[re]ax,%[re]ax,1) */
882 static const char alt_long_13[] =
883 {0x66,
884 0x66,
885 0x66,
886 0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
887 /* data16
888 data16
889 data16
890 data16
891 nopw %cs:0L(%[re]ax,%[re]ax,1) */
892 static const char alt_long_14[] =
893 {0x66,
894 0x66,
895 0x66,
896 0x66,
897 0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
898 /* data16
899 data16
900 data16
901 data16
902 data16
903 nopw %cs:0L(%[re]ax,%[re]ax,1) */
904 static const char alt_long_15[] =
905 {0x66,
906 0x66,
907 0x66,
908 0x66,
909 0x66,
910 0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
911 /* nopl 0(%[re]ax,%[re]ax,1)
912 nopw 0(%[re]ax,%[re]ax,1) */
913 static const char alt_short_11[] =
914 {0x0f,0x1f,0x44,0x00,0x00,
915 0x66,0x0f,0x1f,0x44,0x00,0x00};
916 /* nopw 0(%[re]ax,%[re]ax,1)
917 nopw 0(%[re]ax,%[re]ax,1) */
918 static const char alt_short_12[] =
919 {0x66,0x0f,0x1f,0x44,0x00,0x00,
920 0x66,0x0f,0x1f,0x44,0x00,0x00};
921 /* nopw 0(%[re]ax,%[re]ax,1)
922 nopl 0L(%[re]ax) */
923 static const char alt_short_13[] =
924 {0x66,0x0f,0x1f,0x44,0x00,0x00,
925 0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
926 /* nopl 0L(%[re]ax)
927 nopl 0L(%[re]ax) */
928 static const char alt_short_14[] =
929 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00,
930 0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
931 /* nopl 0L(%[re]ax)
932 nopl 0L(%[re]ax,%[re]ax,1) */
933 static const char alt_short_15[] =
934 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00,
935 0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
936 static const char *const alt_short_patt[] = {
937 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
938 alt_9, alt_10, alt_short_11, alt_short_12, alt_short_13,
939 alt_short_14, alt_short_15
941 static const char *const alt_long_patt[] = {
942 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
943 alt_9, alt_10, alt_long_11, alt_long_12, alt_long_13,
944 alt_long_14, alt_long_15
947 /* Only align for at least a positive non-zero boundary. */
948 if (count <= 0 || count > MAX_MEM_FOR_RS_ALIGN_CODE)
949 return;
951 /* We need to decide which NOP sequence to use for 32bit and
952 64bit. When -mtune= is used:
954 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
955 PROCESSOR_GENERIC32, f32_patt will be used.
956 2. For PROCESSOR_PENTIUMPRO, PROCESSOR_PENTIUM4, PROCESSOR_NOCONA,
957 PROCESSOR_CORE, PROCESSOR_CORE2, PROCESSOR_COREI7, and
958 PROCESSOR_GENERIC64, alt_long_patt will be used.
959 3. For PROCESSOR_ATHLON, PROCESSOR_K6, PROCESSOR_K8 and
960 PROCESSOR_AMDFAM10, alt_short_patt will be used.
962 When -mtune= isn't used, alt_long_patt will be used if
963 cpu_arch_isa_flags has Cpu686. Otherwise, f32_patt will
964 be used.
966 When -march= or .arch is used, we can't use anything beyond
967 cpu_arch_isa_flags. */
969 if (flag_code == CODE_16BIT)
971 if (count > 8)
973 memcpy (fragP->fr_literal + fragP->fr_fix,
974 jump_31, count);
975 /* Adjust jump offset. */
976 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
978 else
979 memcpy (fragP->fr_literal + fragP->fr_fix,
980 f16_patt[count - 1], count);
982 else
984 const char *const *patt = NULL;
986 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
988 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
989 switch (cpu_arch_tune)
991 case PROCESSOR_UNKNOWN:
992 /* We use cpu_arch_isa_flags to check if we SHOULD
993 optimize for Cpu686. */
994 if (fragP->tc_frag_data.isa_flags.bitfield.cpui686)
995 patt = alt_long_patt;
996 else
997 patt = f32_patt;
998 break;
999 case PROCESSOR_PENTIUMPRO:
1000 case PROCESSOR_PENTIUM4:
1001 case PROCESSOR_NOCONA:
1002 case PROCESSOR_CORE:
1003 case PROCESSOR_CORE2:
1004 case PROCESSOR_COREI7:
1005 case PROCESSOR_L1OM:
1006 case PROCESSOR_GENERIC64:
1007 patt = alt_long_patt;
1008 break;
1009 case PROCESSOR_K6:
1010 case PROCESSOR_ATHLON:
1011 case PROCESSOR_K8:
1012 case PROCESSOR_AMDFAM10:
1013 patt = alt_short_patt;
1014 break;
1015 case PROCESSOR_I386:
1016 case PROCESSOR_I486:
1017 case PROCESSOR_PENTIUM:
1018 case PROCESSOR_GENERIC32:
1019 patt = f32_patt;
1020 break;
1023 else
1025 switch (fragP->tc_frag_data.tune)
1027 case PROCESSOR_UNKNOWN:
1028 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
1029 PROCESSOR_UNKNOWN. */
1030 abort ();
1031 break;
1033 case PROCESSOR_I386:
1034 case PROCESSOR_I486:
1035 case PROCESSOR_PENTIUM:
1036 case PROCESSOR_K6:
1037 case PROCESSOR_ATHLON:
1038 case PROCESSOR_K8:
1039 case PROCESSOR_AMDFAM10:
1040 case PROCESSOR_GENERIC32:
1041 /* We use cpu_arch_isa_flags to check if we CAN optimize
1042 for Cpu686. */
1043 if (fragP->tc_frag_data.isa_flags.bitfield.cpui686)
1044 patt = alt_short_patt;
1045 else
1046 patt = f32_patt;
1047 break;
1048 case PROCESSOR_PENTIUMPRO:
1049 case PROCESSOR_PENTIUM4:
1050 case PROCESSOR_NOCONA:
1051 case PROCESSOR_CORE:
1052 case PROCESSOR_CORE2:
1053 case PROCESSOR_COREI7:
1054 case PROCESSOR_L1OM:
1055 if (fragP->tc_frag_data.isa_flags.bitfield.cpui686)
1056 patt = alt_long_patt;
1057 else
1058 patt = f32_patt;
1059 break;
1060 case PROCESSOR_GENERIC64:
1061 patt = alt_long_patt;
1062 break;
1066 if (patt == f32_patt)
1068 /* If the padding is less than 15 bytes, we use the normal
1069 ones. Otherwise, we use a jump instruction and adjust
1070 its offset. */
1071 int limit;
1073 /* For 64bit, the limit is 3 bytes. */
1074 if (flag_code == CODE_64BIT
1075 && fragP->tc_frag_data.isa_flags.bitfield.cpulm)
1076 limit = 3;
1077 else
1078 limit = 15;
1079 if (count < limit)
1080 memcpy (fragP->fr_literal + fragP->fr_fix,
1081 patt[count - 1], count);
1082 else
1084 memcpy (fragP->fr_literal + fragP->fr_fix,
1085 jump_31, count);
1086 /* Adjust jump offset. */
1087 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
1090 else
1092 /* Maximum length of an instruction is 15 byte. If the
1093 padding is greater than 15 bytes and we don't use jump,
1094 we have to break it into smaller pieces. */
1095 int padding = count;
1096 while (padding > 15)
1098 padding -= 15;
1099 memcpy (fragP->fr_literal + fragP->fr_fix + padding,
1100 patt [14], 15);
1103 if (padding)
1104 memcpy (fragP->fr_literal + fragP->fr_fix,
1105 patt [padding - 1], padding);
1108 fragP->fr_var = count;
1111 static INLINE int
1112 operand_type_all_zero (const union i386_operand_type *x)
1114 switch (ARRAY_SIZE(x->array))
1116 case 3:
1117 if (x->array[2])
1118 return 0;
1119 case 2:
1120 if (x->array[1])
1121 return 0;
1122 case 1:
1123 return !x->array[0];
1124 default:
1125 abort ();
1129 static INLINE void
1130 operand_type_set (union i386_operand_type *x, unsigned int v)
1132 switch (ARRAY_SIZE(x->array))
1134 case 3:
1135 x->array[2] = v;
1136 case 2:
1137 x->array[1] = v;
1138 case 1:
1139 x->array[0] = v;
1140 break;
1141 default:
1142 abort ();
1146 static INLINE int
1147 operand_type_equal (const union i386_operand_type *x,
1148 const union i386_operand_type *y)
1150 switch (ARRAY_SIZE(x->array))
1152 case 3:
1153 if (x->array[2] != y->array[2])
1154 return 0;
1155 case 2:
1156 if (x->array[1] != y->array[1])
1157 return 0;
1158 case 1:
1159 return x->array[0] == y->array[0];
1160 break;
1161 default:
1162 abort ();
1166 static INLINE int
1167 cpu_flags_all_zero (const union i386_cpu_flags *x)
1169 switch (ARRAY_SIZE(x->array))
1171 case 3:
1172 if (x->array[2])
1173 return 0;
1174 case 2:
1175 if (x->array[1])
1176 return 0;
1177 case 1:
1178 return !x->array[0];
1179 default:
1180 abort ();
1184 static INLINE void
1185 cpu_flags_set (union i386_cpu_flags *x, unsigned int v)
1187 switch (ARRAY_SIZE(x->array))
1189 case 3:
1190 x->array[2] = v;
1191 case 2:
1192 x->array[1] = v;
1193 case 1:
1194 x->array[0] = v;
1195 break;
1196 default:
1197 abort ();
1201 static INLINE int
1202 cpu_flags_equal (const union i386_cpu_flags *x,
1203 const union i386_cpu_flags *y)
1205 switch (ARRAY_SIZE(x->array))
1207 case 3:
1208 if (x->array[2] != y->array[2])
1209 return 0;
1210 case 2:
1211 if (x->array[1] != y->array[1])
1212 return 0;
1213 case 1:
1214 return x->array[0] == y->array[0];
1215 break;
1216 default:
1217 abort ();
1221 static INLINE int
1222 cpu_flags_check_cpu64 (i386_cpu_flags f)
1224 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1225 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
1228 static INLINE i386_cpu_flags
1229 cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
1231 switch (ARRAY_SIZE (x.array))
1233 case 3:
1234 x.array [2] &= y.array [2];
1235 case 2:
1236 x.array [1] &= y.array [1];
1237 case 1:
1238 x.array [0] &= y.array [0];
1239 break;
1240 default:
1241 abort ();
1243 return x;
1246 static INLINE i386_cpu_flags
1247 cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
1249 switch (ARRAY_SIZE (x.array))
1251 case 3:
1252 x.array [2] |= y.array [2];
1253 case 2:
1254 x.array [1] |= y.array [1];
1255 case 1:
1256 x.array [0] |= y.array [0];
1257 break;
1258 default:
1259 abort ();
1261 return x;
1264 static INLINE i386_cpu_flags
1265 cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1267 switch (ARRAY_SIZE (x.array))
1269 case 3:
1270 x.array [2] &= ~y.array [2];
1271 case 2:
1272 x.array [1] &= ~y.array [1];
1273 case 1:
1274 x.array [0] &= ~y.array [0];
1275 break;
1276 default:
1277 abort ();
1279 return x;
1282 #define CPU_FLAGS_ARCH_MATCH 0x1
1283 #define CPU_FLAGS_64BIT_MATCH 0x2
1284 #define CPU_FLAGS_AES_MATCH 0x4
1285 #define CPU_FLAGS_PCLMUL_MATCH 0x8
1286 #define CPU_FLAGS_AVX_MATCH 0x10
1288 #define CPU_FLAGS_32BIT_MATCH \
1289 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_AES_MATCH \
1290 | CPU_FLAGS_PCLMUL_MATCH | CPU_FLAGS_AVX_MATCH)
1291 #define CPU_FLAGS_PERFECT_MATCH \
1292 (CPU_FLAGS_32BIT_MATCH | CPU_FLAGS_64BIT_MATCH)
1294 /* Return CPU flags match bits. */
1296 static int
1297 cpu_flags_match (const insn_template *t)
1299 i386_cpu_flags x = t->cpu_flags;
1300 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
1302 x.bitfield.cpu64 = 0;
1303 x.bitfield.cpuno64 = 0;
1305 if (cpu_flags_all_zero (&x))
1307 /* This instruction is available on all archs. */
1308 match |= CPU_FLAGS_32BIT_MATCH;
1310 else
1312 /* This instruction is available only on some archs. */
1313 i386_cpu_flags cpu = cpu_arch_flags;
1315 cpu.bitfield.cpu64 = 0;
1316 cpu.bitfield.cpuno64 = 0;
1317 cpu = cpu_flags_and (x, cpu);
1318 if (!cpu_flags_all_zero (&cpu))
1320 if (x.bitfield.cpuavx)
1322 /* We only need to check AES/PCLMUL/SSE2AVX with AVX. */
1323 if (cpu.bitfield.cpuavx)
1325 /* Check SSE2AVX. */
1326 if (!t->opcode_modifier.sse2avx|| sse2avx)
1328 match |= (CPU_FLAGS_ARCH_MATCH
1329 | CPU_FLAGS_AVX_MATCH);
1330 /* Check AES. */
1331 if (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
1332 match |= CPU_FLAGS_AES_MATCH;
1333 /* Check PCLMUL. */
1334 if (!x.bitfield.cpupclmul
1335 || cpu.bitfield.cpupclmul)
1336 match |= CPU_FLAGS_PCLMUL_MATCH;
1339 else
1340 match |= CPU_FLAGS_ARCH_MATCH;
1342 else
1343 match |= CPU_FLAGS_32BIT_MATCH;
1346 return match;
1349 static INLINE i386_operand_type
1350 operand_type_and (i386_operand_type x, i386_operand_type y)
1352 switch (ARRAY_SIZE (x.array))
1354 case 3:
1355 x.array [2] &= y.array [2];
1356 case 2:
1357 x.array [1] &= y.array [1];
1358 case 1:
1359 x.array [0] &= y.array [0];
1360 break;
1361 default:
1362 abort ();
1364 return x;
1367 static INLINE i386_operand_type
1368 operand_type_or (i386_operand_type x, i386_operand_type y)
1370 switch (ARRAY_SIZE (x.array))
1372 case 3:
1373 x.array [2] |= y.array [2];
1374 case 2:
1375 x.array [1] |= y.array [1];
1376 case 1:
1377 x.array [0] |= y.array [0];
1378 break;
1379 default:
1380 abort ();
1382 return x;
1385 static INLINE i386_operand_type
1386 operand_type_xor (i386_operand_type x, i386_operand_type y)
1388 switch (ARRAY_SIZE (x.array))
1390 case 3:
1391 x.array [2] ^= y.array [2];
1392 case 2:
1393 x.array [1] ^= y.array [1];
1394 case 1:
1395 x.array [0] ^= y.array [0];
1396 break;
1397 default:
1398 abort ();
1400 return x;
1403 static const i386_operand_type acc32 = OPERAND_TYPE_ACC32;
1404 static const i386_operand_type acc64 = OPERAND_TYPE_ACC64;
1405 static const i386_operand_type control = OPERAND_TYPE_CONTROL;
1406 static const i386_operand_type inoutportreg
1407 = OPERAND_TYPE_INOUTPORTREG;
1408 static const i386_operand_type reg16_inoutportreg
1409 = OPERAND_TYPE_REG16_INOUTPORTREG;
1410 static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
1411 static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
1412 static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
1413 static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
1414 static const i386_operand_type anydisp
1415 = OPERAND_TYPE_ANYDISP;
1416 static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
1417 static const i386_operand_type regymm = OPERAND_TYPE_REGYMM;
1418 static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
1419 static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
1420 static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
1421 static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
1422 static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
1423 static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
1424 static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
1425 static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
1426 static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
1428 enum operand_type
1430 reg,
1431 imm,
1432 disp,
1433 anymem
1436 static INLINE int
1437 operand_type_check (i386_operand_type t, enum operand_type c)
1439 switch (c)
1441 case reg:
1442 return (t.bitfield.reg8
1443 || t.bitfield.reg16
1444 || t.bitfield.reg32
1445 || t.bitfield.reg64);
1447 case imm:
1448 return (t.bitfield.imm8
1449 || t.bitfield.imm8s
1450 || t.bitfield.imm16
1451 || t.bitfield.imm32
1452 || t.bitfield.imm32s
1453 || t.bitfield.imm64);
1455 case disp:
1456 return (t.bitfield.disp8
1457 || t.bitfield.disp16
1458 || t.bitfield.disp32
1459 || t.bitfield.disp32s
1460 || t.bitfield.disp64);
1462 case anymem:
1463 return (t.bitfield.disp8
1464 || t.bitfield.disp16
1465 || t.bitfield.disp32
1466 || t.bitfield.disp32s
1467 || t.bitfield.disp64
1468 || t.bitfield.baseindex);
1470 default:
1471 abort ();
1474 return 0;
1477 /* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit on
1478 operand J for instruction template T. */
1480 static INLINE int
1481 match_reg_size (const insn_template *t, unsigned int j)
1483 return !((i.types[j].bitfield.byte
1484 && !t->operand_types[j].bitfield.byte)
1485 || (i.types[j].bitfield.word
1486 && !t->operand_types[j].bitfield.word)
1487 || (i.types[j].bitfield.dword
1488 && !t->operand_types[j].bitfield.dword)
1489 || (i.types[j].bitfield.qword
1490 && !t->operand_types[j].bitfield.qword));
1493 /* Return 1 if there is no conflict in any size on operand J for
1494 instruction template T. */
1496 static INLINE int
1497 match_mem_size (const insn_template *t, unsigned int j)
1499 return (match_reg_size (t, j)
1500 && !((i.types[j].bitfield.unspecified
1501 && !t->operand_types[j].bitfield.unspecified)
1502 || (i.types[j].bitfield.fword
1503 && !t->operand_types[j].bitfield.fword)
1504 || (i.types[j].bitfield.tbyte
1505 && !t->operand_types[j].bitfield.tbyte)
1506 || (i.types[j].bitfield.xmmword
1507 && !t->operand_types[j].bitfield.xmmword)
1508 || (i.types[j].bitfield.ymmword
1509 && !t->operand_types[j].bitfield.ymmword)));
1512 /* Return 1 if there is no size conflict on any operands for
1513 instruction template T. */
1515 static INLINE int
1516 operand_size_match (const insn_template *t)
1518 unsigned int j;
1519 int match = 1;
1521 /* Don't check jump instructions. */
1522 if (t->opcode_modifier.jump
1523 || t->opcode_modifier.jumpbyte
1524 || t->opcode_modifier.jumpdword
1525 || t->opcode_modifier.jumpintersegment)
1526 return match;
1528 /* Check memory and accumulator operand size. */
1529 for (j = 0; j < i.operands; j++)
1531 if (t->operand_types[j].bitfield.anysize)
1532 continue;
1534 if (t->operand_types[j].bitfield.acc && !match_reg_size (t, j))
1536 match = 0;
1537 break;
1540 if (i.types[j].bitfield.mem && !match_mem_size (t, j))
1542 match = 0;
1543 break;
1547 if (match
1548 || (!t->opcode_modifier.d && !t->opcode_modifier.floatd))
1549 return match;
1551 /* Check reverse. */
1552 gas_assert (i.operands == 2);
1554 match = 1;
1555 for (j = 0; j < 2; j++)
1557 if (t->operand_types[j].bitfield.acc
1558 && !match_reg_size (t, j ? 0 : 1))
1560 match = 0;
1561 break;
1564 if (i.types[j].bitfield.mem
1565 && !match_mem_size (t, j ? 0 : 1))
1567 match = 0;
1568 break;
1572 return match;
1575 static INLINE int
1576 operand_type_match (i386_operand_type overlap,
1577 i386_operand_type given)
1579 i386_operand_type temp = overlap;
1581 temp.bitfield.jumpabsolute = 0;
1582 temp.bitfield.unspecified = 0;
1583 temp.bitfield.byte = 0;
1584 temp.bitfield.word = 0;
1585 temp.bitfield.dword = 0;
1586 temp.bitfield.fword = 0;
1587 temp.bitfield.qword = 0;
1588 temp.bitfield.tbyte = 0;
1589 temp.bitfield.xmmword = 0;
1590 temp.bitfield.ymmword = 0;
1591 if (operand_type_all_zero (&temp))
1592 return 0;
1594 return (given.bitfield.baseindex == overlap.bitfield.baseindex
1595 && given.bitfield.jumpabsolute == overlap.bitfield.jumpabsolute);
1598 /* If given types g0 and g1 are registers they must be of the same type
1599 unless the expected operand type register overlap is null.
1600 Note that Acc in a template matches every size of reg. */
1602 static INLINE int
1603 operand_type_register_match (i386_operand_type m0,
1604 i386_operand_type g0,
1605 i386_operand_type t0,
1606 i386_operand_type m1,
1607 i386_operand_type g1,
1608 i386_operand_type t1)
1610 if (!operand_type_check (g0, reg))
1611 return 1;
1613 if (!operand_type_check (g1, reg))
1614 return 1;
1616 if (g0.bitfield.reg8 == g1.bitfield.reg8
1617 && g0.bitfield.reg16 == g1.bitfield.reg16
1618 && g0.bitfield.reg32 == g1.bitfield.reg32
1619 && g0.bitfield.reg64 == g1.bitfield.reg64)
1620 return 1;
1622 if (m0.bitfield.acc)
1624 t0.bitfield.reg8 = 1;
1625 t0.bitfield.reg16 = 1;
1626 t0.bitfield.reg32 = 1;
1627 t0.bitfield.reg64 = 1;
1630 if (m1.bitfield.acc)
1632 t1.bitfield.reg8 = 1;
1633 t1.bitfield.reg16 = 1;
1634 t1.bitfield.reg32 = 1;
1635 t1.bitfield.reg64 = 1;
1638 return (!(t0.bitfield.reg8 & t1.bitfield.reg8)
1639 && !(t0.bitfield.reg16 & t1.bitfield.reg16)
1640 && !(t0.bitfield.reg32 & t1.bitfield.reg32)
1641 && !(t0.bitfield.reg64 & t1.bitfield.reg64));
1644 static INLINE unsigned int
1645 mode_from_disp_size (i386_operand_type t)
1647 if (t.bitfield.disp8)
1648 return 1;
1649 else if (t.bitfield.disp16
1650 || t.bitfield.disp32
1651 || t.bitfield.disp32s)
1652 return 2;
1653 else
1654 return 0;
1657 static INLINE int
1658 fits_in_signed_byte (offsetT num)
1660 return (num >= -128) && (num <= 127);
1663 static INLINE int
1664 fits_in_unsigned_byte (offsetT num)
1666 return (num & 0xff) == num;
1669 static INLINE int
1670 fits_in_unsigned_word (offsetT num)
1672 return (num & 0xffff) == num;
1675 static INLINE int
1676 fits_in_signed_word (offsetT num)
1678 return (-32768 <= num) && (num <= 32767);
1681 static INLINE int
1682 fits_in_signed_long (offsetT num ATTRIBUTE_UNUSED)
1684 #ifndef BFD64
1685 return 1;
1686 #else
1687 return (!(((offsetT) -1 << 31) & num)
1688 || (((offsetT) -1 << 31) & num) == ((offsetT) -1 << 31));
1689 #endif
1690 } /* fits_in_signed_long() */
1692 static INLINE int
1693 fits_in_unsigned_long (offsetT num ATTRIBUTE_UNUSED)
1695 #ifndef BFD64
1696 return 1;
1697 #else
1698 return (num & (((offsetT) 2 << 31) - 1)) == num;
1699 #endif
1700 } /* fits_in_unsigned_long() */
1702 static i386_operand_type
1703 smallest_imm_type (offsetT num)
1705 i386_operand_type t;
1707 operand_type_set (&t, 0);
1708 t.bitfield.imm64 = 1;
1710 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
1712 /* This code is disabled on the 486 because all the Imm1 forms
1713 in the opcode table are slower on the i486. They're the
1714 versions with the implicitly specified single-position
1715 displacement, which has another syntax if you really want to
1716 use that form. */
1717 t.bitfield.imm1 = 1;
1718 t.bitfield.imm8 = 1;
1719 t.bitfield.imm8s = 1;
1720 t.bitfield.imm16 = 1;
1721 t.bitfield.imm32 = 1;
1722 t.bitfield.imm32s = 1;
1724 else if (fits_in_signed_byte (num))
1726 t.bitfield.imm8 = 1;
1727 t.bitfield.imm8s = 1;
1728 t.bitfield.imm16 = 1;
1729 t.bitfield.imm32 = 1;
1730 t.bitfield.imm32s = 1;
1732 else if (fits_in_unsigned_byte (num))
1734 t.bitfield.imm8 = 1;
1735 t.bitfield.imm16 = 1;
1736 t.bitfield.imm32 = 1;
1737 t.bitfield.imm32s = 1;
1739 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
1741 t.bitfield.imm16 = 1;
1742 t.bitfield.imm32 = 1;
1743 t.bitfield.imm32s = 1;
1745 else if (fits_in_signed_long (num))
1747 t.bitfield.imm32 = 1;
1748 t.bitfield.imm32s = 1;
1750 else if (fits_in_unsigned_long (num))
1751 t.bitfield.imm32 = 1;
1753 return t;
1756 static offsetT
1757 offset_in_range (offsetT val, int size)
1759 addressT mask;
1761 switch (size)
1763 case 1: mask = ((addressT) 1 << 8) - 1; break;
1764 case 2: mask = ((addressT) 1 << 16) - 1; break;
1765 case 4: mask = ((addressT) 2 << 31) - 1; break;
1766 #ifdef BFD64
1767 case 8: mask = ((addressT) 2 << 63) - 1; break;
1768 #endif
1769 default: abort ();
1772 #ifdef BFD64
1773 /* If BFD64, sign extend val for 32bit address mode. */
1774 if (flag_code != CODE_64BIT
1775 || i.prefix[ADDR_PREFIX])
1776 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
1777 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
1778 #endif
1780 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
1782 char buf1[40], buf2[40];
1784 sprint_value (buf1, val);
1785 sprint_value (buf2, val & mask);
1786 as_warn (_("%s shortened to %s"), buf1, buf2);
1788 return val & mask;
1791 enum PREFIX_GROUP
1793 PREFIX_EXIST = 0,
1794 PREFIX_LOCK,
1795 PREFIX_REP,
1796 PREFIX_OTHER
1799 /* Returns
1800 a. PREFIX_EXIST if attempting to add a prefix where one from the
1801 same class already exists.
1802 b. PREFIX_LOCK if lock prefix is added.
1803 c. PREFIX_REP if rep/repne prefix is added.
1804 d. PREFIX_OTHER if other prefix is added.
1807 static enum PREFIX_GROUP
1808 add_prefix (unsigned int prefix)
1810 enum PREFIX_GROUP ret = PREFIX_OTHER;
1811 unsigned int q;
1813 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
1814 && flag_code == CODE_64BIT)
1816 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
1817 || ((i.prefix[REX_PREFIX] & (REX_R | REX_X | REX_B))
1818 && (prefix & (REX_R | REX_X | REX_B))))
1819 ret = PREFIX_EXIST;
1820 q = REX_PREFIX;
1822 else
1824 switch (prefix)
1826 default:
1827 abort ();
1829 case CS_PREFIX_OPCODE:
1830 case DS_PREFIX_OPCODE:
1831 case ES_PREFIX_OPCODE:
1832 case FS_PREFIX_OPCODE:
1833 case GS_PREFIX_OPCODE:
1834 case SS_PREFIX_OPCODE:
1835 q = SEG_PREFIX;
1836 break;
1838 case REPNE_PREFIX_OPCODE:
1839 case REPE_PREFIX_OPCODE:
1840 q = REP_PREFIX;
1841 ret = PREFIX_REP;
1842 break;
1844 case LOCK_PREFIX_OPCODE:
1845 q = LOCK_PREFIX;
1846 ret = PREFIX_LOCK;
1847 break;
1849 case FWAIT_OPCODE:
1850 q = WAIT_PREFIX;
1851 break;
1853 case ADDR_PREFIX_OPCODE:
1854 q = ADDR_PREFIX;
1855 break;
1857 case DATA_PREFIX_OPCODE:
1858 q = DATA_PREFIX;
1859 break;
1861 if (i.prefix[q] != 0)
1862 ret = PREFIX_EXIST;
1865 if (ret)
1867 if (!i.prefix[q])
1868 ++i.prefixes;
1869 i.prefix[q] |= prefix;
1871 else
1872 as_bad (_("same type of prefix used twice"));
1874 return ret;
1877 static void
1878 set_code_flag (int value)
1880 flag_code = (enum flag_code) value;
1881 if (flag_code == CODE_64BIT)
1883 cpu_arch_flags.bitfield.cpu64 = 1;
1884 cpu_arch_flags.bitfield.cpuno64 = 0;
1886 else
1888 cpu_arch_flags.bitfield.cpu64 = 0;
1889 cpu_arch_flags.bitfield.cpuno64 = 1;
1891 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
1893 as_bad (_("64bit mode not supported on this CPU."));
1895 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
1897 as_bad (_("32bit mode not supported on this CPU."));
1899 stackop_size = '\0';
1902 static void
1903 set_16bit_gcc_code_flag (int new_code_flag)
1905 flag_code = (enum flag_code) new_code_flag;
1906 if (flag_code != CODE_16BIT)
1907 abort ();
1908 cpu_arch_flags.bitfield.cpu64 = 0;
1909 cpu_arch_flags.bitfield.cpuno64 = 1;
1910 stackop_size = LONG_MNEM_SUFFIX;
1913 static void
1914 set_intel_syntax (int syntax_flag)
1916 /* Find out if register prefixing is specified. */
1917 int ask_naked_reg = 0;
1919 SKIP_WHITESPACE ();
1920 if (!is_end_of_line[(unsigned char) *input_line_pointer])
1922 char *string = input_line_pointer;
1923 int e = get_symbol_end ();
1925 if (strcmp (string, "prefix") == 0)
1926 ask_naked_reg = 1;
1927 else if (strcmp (string, "noprefix") == 0)
1928 ask_naked_reg = -1;
1929 else
1930 as_bad (_("bad argument to syntax directive."));
1931 *input_line_pointer = e;
1933 demand_empty_rest_of_line ();
1935 intel_syntax = syntax_flag;
1937 if (ask_naked_reg == 0)
1938 allow_naked_reg = (intel_syntax
1939 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
1940 else
1941 allow_naked_reg = (ask_naked_reg < 0);
1943 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
1945 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
1946 identifier_chars['$'] = intel_syntax ? '$' : 0;
1947 register_prefix = allow_naked_reg ? "" : "%";
1950 static void
1951 set_intel_mnemonic (int mnemonic_flag)
1953 intel_mnemonic = mnemonic_flag;
1956 static void
1957 set_allow_index_reg (int flag)
1959 allow_index_reg = flag;
1962 static void
1963 set_sse_check (int dummy ATTRIBUTE_UNUSED)
1965 SKIP_WHITESPACE ();
1967 if (!is_end_of_line[(unsigned char) *input_line_pointer])
1969 char *string = input_line_pointer;
1970 int e = get_symbol_end ();
1972 if (strcmp (string, "none") == 0)
1973 sse_check = sse_check_none;
1974 else if (strcmp (string, "warning") == 0)
1975 sse_check = sse_check_warning;
1976 else if (strcmp (string, "error") == 0)
1977 sse_check = sse_check_error;
1978 else
1979 as_bad (_("bad argument to sse_check directive."));
1980 *input_line_pointer = e;
1982 else
1983 as_bad (_("missing argument for sse_check directive"));
1985 demand_empty_rest_of_line ();
1988 static void
1989 check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1990 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
1992 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1993 static const char *arch;
1995 /* Intel LIOM is only supported on ELF. */
1996 if (!IS_ELF)
1997 return;
1999 if (!arch)
2001 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2002 use default_arch. */
2003 arch = cpu_arch_name;
2004 if (!arch)
2005 arch = default_arch;
2008 /* If we are targeting Intel L1OM, we must enable it. */
2009 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
2010 || new_flag.bitfield.cpul1om)
2011 return;
2013 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2014 #endif
2017 static void
2018 set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
2020 SKIP_WHITESPACE ();
2022 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2024 char *string = input_line_pointer;
2025 int e = get_symbol_end ();
2026 unsigned int j;
2027 i386_cpu_flags flags;
2029 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
2031 if (strcmp (string, cpu_arch[j].name) == 0)
2033 check_cpu_arch_compatible (string, cpu_arch[j].flags);
2035 if (*string != '.')
2037 cpu_arch_name = cpu_arch[j].name;
2038 cpu_sub_arch_name = NULL;
2039 cpu_arch_flags = cpu_arch[j].flags;
2040 if (flag_code == CODE_64BIT)
2042 cpu_arch_flags.bitfield.cpu64 = 1;
2043 cpu_arch_flags.bitfield.cpuno64 = 0;
2045 else
2047 cpu_arch_flags.bitfield.cpu64 = 0;
2048 cpu_arch_flags.bitfield.cpuno64 = 1;
2050 cpu_arch_isa = cpu_arch[j].type;
2051 cpu_arch_isa_flags = cpu_arch[j].flags;
2052 if (!cpu_arch_tune_set)
2054 cpu_arch_tune = cpu_arch_isa;
2055 cpu_arch_tune_flags = cpu_arch_isa_flags;
2057 break;
2060 if (strncmp (string + 1, "no", 2))
2061 flags = cpu_flags_or (cpu_arch_flags,
2062 cpu_arch[j].flags);
2063 else
2064 flags = cpu_flags_and_not (cpu_arch_flags,
2065 cpu_arch[j].flags);
2066 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2068 if (cpu_sub_arch_name)
2070 char *name = cpu_sub_arch_name;
2071 cpu_sub_arch_name = concat (name,
2072 cpu_arch[j].name,
2073 (const char *) NULL);
2074 free (name);
2076 else
2077 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
2078 cpu_arch_flags = flags;
2080 *input_line_pointer = e;
2081 demand_empty_rest_of_line ();
2082 return;
2085 if (j >= ARRAY_SIZE (cpu_arch))
2086 as_bad (_("no such architecture: `%s'"), string);
2088 *input_line_pointer = e;
2090 else
2091 as_bad (_("missing cpu architecture"));
2093 no_cond_jump_promotion = 0;
2094 if (*input_line_pointer == ','
2095 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
2097 char *string = ++input_line_pointer;
2098 int e = get_symbol_end ();
2100 if (strcmp (string, "nojumps") == 0)
2101 no_cond_jump_promotion = 1;
2102 else if (strcmp (string, "jumps") == 0)
2104 else
2105 as_bad (_("no such architecture modifier: `%s'"), string);
2107 *input_line_pointer = e;
2110 demand_empty_rest_of_line ();
2113 enum bfd_architecture
2114 i386_arch (void)
2116 if (cpu_arch_isa == PROCESSOR_L1OM)
2118 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2119 || flag_code != CODE_64BIT)
2120 as_fatal (_("Intel L1OM is 64bit ELF only"));
2121 return bfd_arch_l1om;
2123 else
2124 return bfd_arch_i386;
2127 unsigned long
2128 i386_mach ()
2130 if (!strcmp (default_arch, "x86_64"))
2132 if (cpu_arch_isa == PROCESSOR_L1OM)
2134 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
2135 as_fatal (_("Intel L1OM is 64bit ELF only"));
2136 return bfd_mach_l1om;
2138 else
2139 return bfd_mach_x86_64;
2141 else if (!strcmp (default_arch, "i386"))
2142 return bfd_mach_i386_i386;
2143 else
2144 as_fatal (_("Unknown architecture"));
2147 void
2148 md_begin ()
2150 const char *hash_err;
2152 /* Initialize op_hash hash table. */
2153 op_hash = hash_new ();
2156 const insn_template *optab;
2157 templates *core_optab;
2159 /* Setup for loop. */
2160 optab = i386_optab;
2161 core_optab = (templates *) xmalloc (sizeof (templates));
2162 core_optab->start = optab;
2164 while (1)
2166 ++optab;
2167 if (optab->name == NULL
2168 || strcmp (optab->name, (optab - 1)->name) != 0)
2170 /* different name --> ship out current template list;
2171 add to hash table; & begin anew. */
2172 core_optab->end = optab;
2173 hash_err = hash_insert (op_hash,
2174 (optab - 1)->name,
2175 (void *) core_optab);
2176 if (hash_err)
2178 as_fatal (_("Internal Error: Can't hash %s: %s"),
2179 (optab - 1)->name,
2180 hash_err);
2182 if (optab->name == NULL)
2183 break;
2184 core_optab = (templates *) xmalloc (sizeof (templates));
2185 core_optab->start = optab;
2190 /* Initialize reg_hash hash table. */
2191 reg_hash = hash_new ();
2193 const reg_entry *regtab;
2194 unsigned int regtab_size = i386_regtab_size;
2196 for (regtab = i386_regtab; regtab_size--; regtab++)
2198 hash_err = hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
2199 if (hash_err)
2200 as_fatal (_("Internal Error: Can't hash %s: %s"),
2201 regtab->reg_name,
2202 hash_err);
2206 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
2208 int c;
2209 char *p;
2211 for (c = 0; c < 256; c++)
2213 if (ISDIGIT (c))
2215 digit_chars[c] = c;
2216 mnemonic_chars[c] = c;
2217 register_chars[c] = c;
2218 operand_chars[c] = c;
2220 else if (ISLOWER (c))
2222 mnemonic_chars[c] = c;
2223 register_chars[c] = c;
2224 operand_chars[c] = c;
2226 else if (ISUPPER (c))
2228 mnemonic_chars[c] = TOLOWER (c);
2229 register_chars[c] = mnemonic_chars[c];
2230 operand_chars[c] = c;
2233 if (ISALPHA (c) || ISDIGIT (c))
2234 identifier_chars[c] = c;
2235 else if (c >= 128)
2237 identifier_chars[c] = c;
2238 operand_chars[c] = c;
2242 #ifdef LEX_AT
2243 identifier_chars['@'] = '@';
2244 #endif
2245 #ifdef LEX_QM
2246 identifier_chars['?'] = '?';
2247 operand_chars['?'] = '?';
2248 #endif
2249 digit_chars['-'] = '-';
2250 mnemonic_chars['_'] = '_';
2251 mnemonic_chars['-'] = '-';
2252 mnemonic_chars['.'] = '.';
2253 identifier_chars['_'] = '_';
2254 identifier_chars['.'] = '.';
2256 for (p = operand_special_chars; *p != '\0'; p++)
2257 operand_chars[(unsigned char) *p] = *p;
2260 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2261 if (IS_ELF)
2263 record_alignment (text_section, 2);
2264 record_alignment (data_section, 2);
2265 record_alignment (bss_section, 2);
2267 #endif
2269 if (flag_code == CODE_64BIT)
2271 x86_dwarf2_return_column = 16;
2272 x86_cie_data_alignment = -8;
2274 else
2276 x86_dwarf2_return_column = 8;
2277 x86_cie_data_alignment = -4;
2281 void
2282 i386_print_statistics (FILE *file)
2284 hash_print_statistics (file, "i386 opcode", op_hash);
2285 hash_print_statistics (file, "i386 register", reg_hash);
2288 #ifdef DEBUG386
2290 /* Debugging routines for md_assemble. */
2291 static void pte (insn_template *);
2292 static void pt (i386_operand_type);
2293 static void pe (expressionS *);
2294 static void ps (symbolS *);
2296 static void
2297 pi (char *line, i386_insn *x)
2299 unsigned int i;
2301 fprintf (stdout, "%s: template ", line);
2302 pte (&x->tm);
2303 fprintf (stdout, " address: base %s index %s scale %x\n",
2304 x->base_reg ? x->base_reg->reg_name : "none",
2305 x->index_reg ? x->index_reg->reg_name : "none",
2306 x->log2_scale_factor);
2307 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
2308 x->rm.mode, x->rm.reg, x->rm.regmem);
2309 fprintf (stdout, " sib: base %x index %x scale %x\n",
2310 x->sib.base, x->sib.index, x->sib.scale);
2311 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
2312 (x->rex & REX_W) != 0,
2313 (x->rex & REX_R) != 0,
2314 (x->rex & REX_X) != 0,
2315 (x->rex & REX_B) != 0);
2316 for (i = 0; i < x->operands; i++)
2318 fprintf (stdout, " #%d: ", i + 1);
2319 pt (x->types[i]);
2320 fprintf (stdout, "\n");
2321 if (x->types[i].bitfield.reg8
2322 || x->types[i].bitfield.reg16
2323 || x->types[i].bitfield.reg32
2324 || x->types[i].bitfield.reg64
2325 || x->types[i].bitfield.regmmx
2326 || x->types[i].bitfield.regxmm
2327 || x->types[i].bitfield.regymm
2328 || x->types[i].bitfield.sreg2
2329 || x->types[i].bitfield.sreg3
2330 || x->types[i].bitfield.control
2331 || x->types[i].bitfield.debug
2332 || x->types[i].bitfield.test)
2333 fprintf (stdout, "%s\n", x->op[i].regs->reg_name);
2334 if (operand_type_check (x->types[i], imm))
2335 pe (x->op[i].imms);
2336 if (operand_type_check (x->types[i], disp))
2337 pe (x->op[i].disps);
2341 static void
2342 pte (insn_template *t)
2344 unsigned int i;
2345 fprintf (stdout, " %d operands ", t->operands);
2346 fprintf (stdout, "opcode %x ", t->base_opcode);
2347 if (t->extension_opcode != None)
2348 fprintf (stdout, "ext %x ", t->extension_opcode);
2349 if (t->opcode_modifier.d)
2350 fprintf (stdout, "D");
2351 if (t->opcode_modifier.w)
2352 fprintf (stdout, "W");
2353 fprintf (stdout, "\n");
2354 for (i = 0; i < t->operands; i++)
2356 fprintf (stdout, " #%d type ", i + 1);
2357 pt (t->operand_types[i]);
2358 fprintf (stdout, "\n");
2362 static void
2363 pe (expressionS *e)
2365 fprintf (stdout, " operation %d\n", e->X_op);
2366 fprintf (stdout, " add_number %ld (%lx)\n",
2367 (long) e->X_add_number, (long) e->X_add_number);
2368 if (e->X_add_symbol)
2370 fprintf (stdout, " add_symbol ");
2371 ps (e->X_add_symbol);
2372 fprintf (stdout, "\n");
2374 if (e->X_op_symbol)
2376 fprintf (stdout, " op_symbol ");
2377 ps (e->X_op_symbol);
2378 fprintf (stdout, "\n");
2382 static void
2383 ps (symbolS *s)
2385 fprintf (stdout, "%s type %s%s",
2386 S_GET_NAME (s),
2387 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
2388 segment_name (S_GET_SEGMENT (s)));
2391 static struct type_name
2393 i386_operand_type mask;
2394 const char *name;
2396 const type_names[] =
2398 { OPERAND_TYPE_REG8, "r8" },
2399 { OPERAND_TYPE_REG16, "r16" },
2400 { OPERAND_TYPE_REG32, "r32" },
2401 { OPERAND_TYPE_REG64, "r64" },
2402 { OPERAND_TYPE_IMM8, "i8" },
2403 { OPERAND_TYPE_IMM8, "i8s" },
2404 { OPERAND_TYPE_IMM16, "i16" },
2405 { OPERAND_TYPE_IMM32, "i32" },
2406 { OPERAND_TYPE_IMM32S, "i32s" },
2407 { OPERAND_TYPE_IMM64, "i64" },
2408 { OPERAND_TYPE_IMM1, "i1" },
2409 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
2410 { OPERAND_TYPE_DISP8, "d8" },
2411 { OPERAND_TYPE_DISP16, "d16" },
2412 { OPERAND_TYPE_DISP32, "d32" },
2413 { OPERAND_TYPE_DISP32S, "d32s" },
2414 { OPERAND_TYPE_DISP64, "d64" },
2415 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
2416 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
2417 { OPERAND_TYPE_CONTROL, "control reg" },
2418 { OPERAND_TYPE_TEST, "test reg" },
2419 { OPERAND_TYPE_DEBUG, "debug reg" },
2420 { OPERAND_TYPE_FLOATREG, "FReg" },
2421 { OPERAND_TYPE_FLOATACC, "FAcc" },
2422 { OPERAND_TYPE_SREG2, "SReg2" },
2423 { OPERAND_TYPE_SREG3, "SReg3" },
2424 { OPERAND_TYPE_ACC, "Acc" },
2425 { OPERAND_TYPE_JUMPABSOLUTE, "Jump Absolute" },
2426 { OPERAND_TYPE_REGMMX, "rMMX" },
2427 { OPERAND_TYPE_REGXMM, "rXMM" },
2428 { OPERAND_TYPE_REGYMM, "rYMM" },
2429 { OPERAND_TYPE_ESSEG, "es" },
2432 static void
2433 pt (i386_operand_type t)
2435 unsigned int j;
2436 i386_operand_type a;
2438 for (j = 0; j < ARRAY_SIZE (type_names); j++)
2440 a = operand_type_and (t, type_names[j].mask);
2441 if (!operand_type_all_zero (&a))
2442 fprintf (stdout, "%s, ", type_names[j].name);
2444 fflush (stdout);
2447 #endif /* DEBUG386 */
2449 static bfd_reloc_code_real_type
2450 reloc (unsigned int size,
2451 int pcrel,
2452 int sign,
2453 bfd_reloc_code_real_type other)
2455 if (other != NO_RELOC)
2457 reloc_howto_type *rel;
2459 if (size == 8)
2460 switch (other)
2462 case BFD_RELOC_X86_64_GOT32:
2463 return BFD_RELOC_X86_64_GOT64;
2464 break;
2465 case BFD_RELOC_X86_64_PLTOFF64:
2466 return BFD_RELOC_X86_64_PLTOFF64;
2467 break;
2468 case BFD_RELOC_X86_64_GOTPC32:
2469 other = BFD_RELOC_X86_64_GOTPC64;
2470 break;
2471 case BFD_RELOC_X86_64_GOTPCREL:
2472 other = BFD_RELOC_X86_64_GOTPCREL64;
2473 break;
2474 case BFD_RELOC_X86_64_TPOFF32:
2475 other = BFD_RELOC_X86_64_TPOFF64;
2476 break;
2477 case BFD_RELOC_X86_64_DTPOFF32:
2478 other = BFD_RELOC_X86_64_DTPOFF64;
2479 break;
2480 default:
2481 break;
2484 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
2485 if (size == 4 && flag_code != CODE_64BIT)
2486 sign = -1;
2488 rel = bfd_reloc_type_lookup (stdoutput, other);
2489 if (!rel)
2490 as_bad (_("unknown relocation (%u)"), other);
2491 else if (size != bfd_get_reloc_size (rel))
2492 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
2493 bfd_get_reloc_size (rel),
2494 size);
2495 else if (pcrel && !rel->pc_relative)
2496 as_bad (_("non-pc-relative relocation for pc-relative field"));
2497 else if ((rel->complain_on_overflow == complain_overflow_signed
2498 && !sign)
2499 || (rel->complain_on_overflow == complain_overflow_unsigned
2500 && sign > 0))
2501 as_bad (_("relocated field and relocation type differ in signedness"));
2502 else
2503 return other;
2504 return NO_RELOC;
2507 if (pcrel)
2509 if (!sign)
2510 as_bad (_("there are no unsigned pc-relative relocations"));
2511 switch (size)
2513 case 1: return BFD_RELOC_8_PCREL;
2514 case 2: return BFD_RELOC_16_PCREL;
2515 case 4: return BFD_RELOC_32_PCREL;
2516 case 8: return BFD_RELOC_64_PCREL;
2518 as_bad (_("cannot do %u byte pc-relative relocation"), size);
2520 else
2522 if (sign > 0)
2523 switch (size)
2525 case 4: return BFD_RELOC_X86_64_32S;
2527 else
2528 switch (size)
2530 case 1: return BFD_RELOC_8;
2531 case 2: return BFD_RELOC_16;
2532 case 4: return BFD_RELOC_32;
2533 case 8: return BFD_RELOC_64;
2535 as_bad (_("cannot do %s %u byte relocation"),
2536 sign > 0 ? "signed" : "unsigned", size);
2539 return NO_RELOC;
2542 /* Here we decide which fixups can be adjusted to make them relative to
2543 the beginning of the section instead of the symbol. Basically we need
2544 to make sure that the dynamic relocations are done correctly, so in
2545 some cases we force the original symbol to be used. */
2548 tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
2550 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2551 if (!IS_ELF)
2552 return 1;
2554 /* Don't adjust pc-relative references to merge sections in 64-bit
2555 mode. */
2556 if (use_rela_relocations
2557 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
2558 && fixP->fx_pcrel)
2559 return 0;
2561 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
2562 and changed later by validate_fix. */
2563 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
2564 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
2565 return 0;
2567 /* adjust_reloc_syms doesn't know about the GOT. */
2568 if (fixP->fx_r_type == BFD_RELOC_386_GOTOFF
2569 || fixP->fx_r_type == BFD_RELOC_386_PLT32
2570 || fixP->fx_r_type == BFD_RELOC_386_GOT32
2571 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
2572 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
2573 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
2574 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
2575 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
2576 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
2577 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
2578 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
2579 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
2580 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
2581 || fixP->fx_r_type == BFD_RELOC_X86_64_PLT32
2582 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
2583 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
2584 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
2585 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
2586 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
2587 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
2588 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
2589 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
2590 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
2591 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
2592 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
2593 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
2594 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
2595 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
2596 return 0;
2597 #endif
2598 return 1;
2601 static int
2602 intel_float_operand (const char *mnemonic)
2604 /* Note that the value returned is meaningful only for opcodes with (memory)
2605 operands, hence the code here is free to improperly handle opcodes that
2606 have no operands (for better performance and smaller code). */
2608 if (mnemonic[0] != 'f')
2609 return 0; /* non-math */
2611 switch (mnemonic[1])
2613 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
2614 the fs segment override prefix not currently handled because no
2615 call path can make opcodes without operands get here */
2616 case 'i':
2617 return 2 /* integer op */;
2618 case 'l':
2619 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
2620 return 3; /* fldcw/fldenv */
2621 break;
2622 case 'n':
2623 if (mnemonic[2] != 'o' /* fnop */)
2624 return 3; /* non-waiting control op */
2625 break;
2626 case 'r':
2627 if (mnemonic[2] == 's')
2628 return 3; /* frstor/frstpm */
2629 break;
2630 case 's':
2631 if (mnemonic[2] == 'a')
2632 return 3; /* fsave */
2633 if (mnemonic[2] == 't')
2635 switch (mnemonic[3])
2637 case 'c': /* fstcw */
2638 case 'd': /* fstdw */
2639 case 'e': /* fstenv */
2640 case 's': /* fsts[gw] */
2641 return 3;
2644 break;
2645 case 'x':
2646 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
2647 return 0; /* fxsave/fxrstor are not really math ops */
2648 break;
2651 return 1;
2654 /* Build the VEX prefix. */
2656 static void
2657 build_vex_prefix (const insn_template *t)
2659 unsigned int register_specifier;
2660 unsigned int implied_prefix;
2661 unsigned int vector_length;
2663 /* Check register specifier. */
2664 if (i.vex.register_specifier)
2666 register_specifier = i.vex.register_specifier->reg_num;
2667 if ((i.vex.register_specifier->reg_flags & RegRex))
2668 register_specifier += 8;
2669 register_specifier = ~register_specifier & 0xf;
2671 else
2672 register_specifier = 0xf;
2674 /* Use 2-byte VEX prefix by swappping destination and source
2675 operand. */
2676 if (!i.swap_operand
2677 && i.operands == i.reg_operands
2678 && i.tm.opcode_modifier.vexopcode == VEX0F
2679 && i.tm.opcode_modifier.s
2680 && i.rex == REX_B)
2682 unsigned int xchg = i.operands - 1;
2683 union i386_op temp_op;
2684 i386_operand_type temp_type;
2686 temp_type = i.types[xchg];
2687 i.types[xchg] = i.types[0];
2688 i.types[0] = temp_type;
2689 temp_op = i.op[xchg];
2690 i.op[xchg] = i.op[0];
2691 i.op[0] = temp_op;
2693 gas_assert (i.rm.mode == 3);
2695 i.rex = REX_R;
2696 xchg = i.rm.regmem;
2697 i.rm.regmem = i.rm.reg;
2698 i.rm.reg = xchg;
2700 /* Use the next insn. */
2701 i.tm = t[1];
2704 vector_length = i.tm.opcode_modifier.vex == VEX256 ? 1 : 0;
2706 switch ((i.tm.base_opcode >> 8) & 0xff)
2708 case 0:
2709 implied_prefix = 0;
2710 break;
2711 case DATA_PREFIX_OPCODE:
2712 implied_prefix = 1;
2713 break;
2714 case REPE_PREFIX_OPCODE:
2715 implied_prefix = 2;
2716 break;
2717 case REPNE_PREFIX_OPCODE:
2718 implied_prefix = 3;
2719 break;
2720 default:
2721 abort ();
2724 /* Use 2-byte VEX prefix if possible. */
2725 if (i.tm.opcode_modifier.vexopcode == VEX0F
2726 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
2728 /* 2-byte VEX prefix. */
2729 unsigned int r;
2731 i.vex.length = 2;
2732 i.vex.bytes[0] = 0xc5;
2734 /* Check the REX.R bit. */
2735 r = (i.rex & REX_R) ? 0 : 1;
2736 i.vex.bytes[1] = (r << 7
2737 | register_specifier << 3
2738 | vector_length << 2
2739 | implied_prefix);
2741 else
2743 /* 3-byte VEX prefix. */
2744 unsigned int m, w;
2746 i.vex.length = 3;
2747 i.vex.bytes[0] = 0xc4;
2749 switch (i.tm.opcode_modifier.vexopcode)
2751 case VEX0F:
2752 m = 0x1;
2753 break;
2754 case VEX0F38:
2755 m = 0x2;
2756 break;
2757 case VEX0F3A:
2758 m = 0x3;
2759 break;
2760 case XOP08:
2761 m = 0x8;
2762 i.vex.bytes[0] = 0x8f;
2763 break;
2764 case XOP09:
2765 m = 0x9;
2766 i.vex.bytes[0] = 0x8f;
2767 break;
2768 case XOP0A:
2769 m = 0xa;
2770 i.vex.bytes[0] = 0x8f;
2771 break;
2772 default:
2773 abort ();
2776 /* The high 3 bits of the second VEX byte are 1's compliment
2777 of RXB bits from REX. */
2778 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
2780 /* Check the REX.W bit. */
2781 w = (i.rex & REX_W) ? 1 : 0;
2782 if (i.tm.opcode_modifier.vexw)
2784 if (w)
2785 abort ();
2787 if (i.tm.opcode_modifier.vexw == VEXW1)
2788 w = 1;
2791 i.vex.bytes[2] = (w << 7
2792 | register_specifier << 3
2793 | vector_length << 2
2794 | implied_prefix);
2798 static void
2799 process_immext (void)
2801 expressionS *exp;
2803 if (i.tm.cpu_flags.bitfield.cpusse3 && i.operands > 0)
2805 /* SSE3 Instructions have the fixed operands with an opcode
2806 suffix which is coded in the same place as an 8-bit immediate
2807 field would be. Here we check those operands and remove them
2808 afterwards. */
2809 unsigned int x;
2811 for (x = 0; x < i.operands; x++)
2812 if (i.op[x].regs->reg_num != x)
2813 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
2814 register_prefix, i.op[x].regs->reg_name, x + 1,
2815 i.tm.name);
2817 i.operands = 0;
2820 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
2821 which is coded in the same place as an 8-bit immediate field
2822 would be. Here we fake an 8-bit immediate operand from the
2823 opcode suffix stored in tm.extension_opcode.
2825 AVX instructions also use this encoding, for some of
2826 3 argument instructions. */
2828 gas_assert (i.imm_operands == 0
2829 && (i.operands <= 2
2830 || (i.tm.opcode_modifier.vex
2831 && i.operands <= 4)));
2833 exp = &im_expressions[i.imm_operands++];
2834 i.op[i.operands].imms = exp;
2835 i.types[i.operands] = imm8;
2836 i.operands++;
2837 exp->X_op = O_constant;
2838 exp->X_add_number = i.tm.extension_opcode;
2839 i.tm.extension_opcode = None;
2842 /* This is the guts of the machine-dependent assembler. LINE points to a
2843 machine dependent instruction. This function is supposed to emit
2844 the frags/bytes it assembles to. */
2846 void
2847 md_assemble (char *line)
2849 unsigned int j;
2850 char mnemonic[MAX_MNEM_SIZE];
2851 const insn_template *t;
2853 /* Initialize globals. */
2854 memset (&i, '\0', sizeof (i));
2855 for (j = 0; j < MAX_OPERANDS; j++)
2856 i.reloc[j] = NO_RELOC;
2857 memset (disp_expressions, '\0', sizeof (disp_expressions));
2858 memset (im_expressions, '\0', sizeof (im_expressions));
2859 save_stack_p = save_stack;
2861 /* First parse an instruction mnemonic & call i386_operand for the operands.
2862 We assume that the scrubber has arranged it so that line[0] is the valid
2863 start of a (possibly prefixed) mnemonic. */
2865 line = parse_insn (line, mnemonic);
2866 if (line == NULL)
2867 return;
2869 line = parse_operands (line, mnemonic);
2870 this_operand = -1;
2871 if (line == NULL)
2872 return;
2874 /* Now we've parsed the mnemonic into a set of templates, and have the
2875 operands at hand. */
2877 /* All intel opcodes have reversed operands except for "bound" and
2878 "enter". We also don't reverse intersegment "jmp" and "call"
2879 instructions with 2 immediate operands so that the immediate segment
2880 precedes the offset, as it does when in AT&T mode. */
2881 if (intel_syntax
2882 && i.operands > 1
2883 && (strcmp (mnemonic, "bound") != 0)
2884 && (strcmp (mnemonic, "invlpga") != 0)
2885 && !(operand_type_check (i.types[0], imm)
2886 && operand_type_check (i.types[1], imm)))
2887 swap_operands ();
2889 /* The order of the immediates should be reversed
2890 for 2 immediates extrq and insertq instructions */
2891 if (i.imm_operands == 2
2892 && (strcmp (mnemonic, "extrq") == 0
2893 || strcmp (mnemonic, "insertq") == 0))
2894 swap_2_operands (0, 1);
2896 if (i.imm_operands)
2897 optimize_imm ();
2899 /* Don't optimize displacement for movabs since it only takes 64bit
2900 displacement. */
2901 if (i.disp_operands
2902 && (flag_code != CODE_64BIT
2903 || strcmp (mnemonic, "movabs") != 0))
2904 optimize_disp ();
2906 /* Next, we find a template that matches the given insn,
2907 making sure the overlap of the given operands types is consistent
2908 with the template operand types. */
2910 if (!(t = match_template ()))
2911 return;
2913 if (sse_check != sse_check_none
2914 && !i.tm.opcode_modifier.noavx
2915 && (i.tm.cpu_flags.bitfield.cpusse
2916 || i.tm.cpu_flags.bitfield.cpusse2
2917 || i.tm.cpu_flags.bitfield.cpusse3
2918 || i.tm.cpu_flags.bitfield.cpussse3
2919 || i.tm.cpu_flags.bitfield.cpusse4_1
2920 || i.tm.cpu_flags.bitfield.cpusse4_2))
2922 (sse_check == sse_check_warning
2923 ? as_warn
2924 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
2927 /* Zap movzx and movsx suffix. The suffix has been set from
2928 "word ptr" or "byte ptr" on the source operand in Intel syntax
2929 or extracted from mnemonic in AT&T syntax. But we'll use
2930 the destination register to choose the suffix for encoding. */
2931 if ((i.tm.base_opcode & ~9) == 0x0fb6)
2933 /* In Intel syntax, there must be a suffix. In AT&T syntax, if
2934 there is no suffix, the default will be byte extension. */
2935 if (i.reg_operands != 2
2936 && !i.suffix
2937 && intel_syntax)
2938 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
2940 i.suffix = 0;
2943 if (i.tm.opcode_modifier.fwait)
2944 if (!add_prefix (FWAIT_OPCODE))
2945 return;
2947 /* Check for lock without a lockable instruction. Destination operand
2948 must be memory unless it is xchg (0x86). */
2949 if (i.prefix[LOCK_PREFIX]
2950 && (!i.tm.opcode_modifier.islockable
2951 || i.mem_operands == 0
2952 || (i.tm.base_opcode != 0x86
2953 && !operand_type_check (i.types[i.operands - 1], anymem))))
2955 as_bad (_("expecting lockable instruction after `lock'"));
2956 return;
2959 /* Check string instruction segment overrides. */
2960 if (i.tm.opcode_modifier.isstring && i.mem_operands != 0)
2962 if (!check_string ())
2963 return;
2964 i.disp_operands = 0;
2967 if (!process_suffix ())
2968 return;
2970 /* Update operand types. */
2971 for (j = 0; j < i.operands; j++)
2972 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
2974 /* Make still unresolved immediate matches conform to size of immediate
2975 given in i.suffix. */
2976 if (!finalize_imm ())
2977 return;
2979 if (i.types[0].bitfield.imm1)
2980 i.imm_operands = 0; /* kludge for shift insns. */
2982 /* We only need to check those implicit registers for instructions
2983 with 3 operands or less. */
2984 if (i.operands <= 3)
2985 for (j = 0; j < i.operands; j++)
2986 if (i.types[j].bitfield.inoutportreg
2987 || i.types[j].bitfield.shiftcount
2988 || i.types[j].bitfield.acc
2989 || i.types[j].bitfield.floatacc)
2990 i.reg_operands--;
2992 /* ImmExt should be processed after SSE2AVX. */
2993 if (!i.tm.opcode_modifier.sse2avx
2994 && i.tm.opcode_modifier.immext)
2995 process_immext ();
2997 /* For insns with operands there are more diddles to do to the opcode. */
2998 if (i.operands)
3000 if (!process_operands ())
3001 return;
3003 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
3005 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
3006 as_warn (_("translating to `%sp'"), i.tm.name);
3009 if (i.tm.opcode_modifier.vex)
3010 build_vex_prefix (t);
3012 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
3013 instructions may define INT_OPCODE as well, so avoid this corner
3014 case for those instructions that use MODRM. */
3015 if (i.tm.base_opcode == INT_OPCODE
3016 && i.op[0].imms->X_add_number == 3
3017 && !i.tm.opcode_modifier.modrm)
3019 i.tm.base_opcode = INT3_OPCODE;
3020 i.imm_operands = 0;
3023 if ((i.tm.opcode_modifier.jump
3024 || i.tm.opcode_modifier.jumpbyte
3025 || i.tm.opcode_modifier.jumpdword)
3026 && i.op[0].disps->X_op == O_constant)
3028 /* Convert "jmp constant" (and "call constant") to a jump (call) to
3029 the absolute address given by the constant. Since ix86 jumps and
3030 calls are pc relative, we need to generate a reloc. */
3031 i.op[0].disps->X_add_symbol = &abs_symbol;
3032 i.op[0].disps->X_op = O_symbol;
3035 if (i.tm.opcode_modifier.rex64)
3036 i.rex |= REX_W;
3038 /* For 8 bit registers we need an empty rex prefix. Also if the
3039 instruction already has a prefix, we need to convert old
3040 registers to new ones. */
3042 if ((i.types[0].bitfield.reg8
3043 && (i.op[0].regs->reg_flags & RegRex64) != 0)
3044 || (i.types[1].bitfield.reg8
3045 && (i.op[1].regs->reg_flags & RegRex64) != 0)
3046 || ((i.types[0].bitfield.reg8
3047 || i.types[1].bitfield.reg8)
3048 && i.rex != 0))
3050 int x;
3052 i.rex |= REX_OPCODE;
3053 for (x = 0; x < 2; x++)
3055 /* Look for 8 bit operand that uses old registers. */
3056 if (i.types[x].bitfield.reg8
3057 && (i.op[x].regs->reg_flags & RegRex64) == 0)
3059 /* In case it is "hi" register, give up. */
3060 if (i.op[x].regs->reg_num > 3)
3061 as_bad (_("can't encode register '%s%s' in an "
3062 "instruction requiring REX prefix."),
3063 register_prefix, i.op[x].regs->reg_name);
3065 /* Otherwise it is equivalent to the extended register.
3066 Since the encoding doesn't change this is merely
3067 cosmetic cleanup for debug output. */
3069 i.op[x].regs = i.op[x].regs + 8;
3074 if (i.rex != 0)
3075 add_prefix (REX_OPCODE | i.rex);
3077 /* We are ready to output the insn. */
3078 output_insn ();
3081 static char *
3082 parse_insn (char *line, char *mnemonic)
3084 char *l = line;
3085 char *token_start = l;
3086 char *mnem_p;
3087 int supported;
3088 const insn_template *t;
3089 char *dot_p = NULL;
3091 /* Non-zero if we found a prefix only acceptable with string insns. */
3092 const char *expecting_string_instruction = NULL;
3094 while (1)
3096 mnem_p = mnemonic;
3097 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
3099 if (*mnem_p == '.')
3100 dot_p = mnem_p;
3101 mnem_p++;
3102 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
3104 as_bad (_("no such instruction: `%s'"), token_start);
3105 return NULL;
3107 l++;
3109 if (!is_space_char (*l)
3110 && *l != END_OF_INSN
3111 && (intel_syntax
3112 || (*l != PREFIX_SEPARATOR
3113 && *l != ',')))
3115 as_bad (_("invalid character %s in mnemonic"),
3116 output_invalid (*l));
3117 return NULL;
3119 if (token_start == l)
3121 if (!intel_syntax && *l == PREFIX_SEPARATOR)
3122 as_bad (_("expecting prefix; got nothing"));
3123 else
3124 as_bad (_("expecting mnemonic; got nothing"));
3125 return NULL;
3128 /* Look up instruction (or prefix) via hash table. */
3129 current_templates = (const templates *) hash_find (op_hash, mnemonic);
3131 if (*l != END_OF_INSN
3132 && (!is_space_char (*l) || l[1] != END_OF_INSN)
3133 && current_templates
3134 && current_templates->start->opcode_modifier.isprefix)
3136 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
3138 as_bad ((flag_code != CODE_64BIT
3139 ? _("`%s' is only supported in 64-bit mode")
3140 : _("`%s' is not supported in 64-bit mode")),
3141 current_templates->start->name);
3142 return NULL;
3144 /* If we are in 16-bit mode, do not allow addr16 or data16.
3145 Similarly, in 32-bit mode, do not allow addr32 or data32. */
3146 if ((current_templates->start->opcode_modifier.size16
3147 || current_templates->start->opcode_modifier.size32)
3148 && flag_code != CODE_64BIT
3149 && (current_templates->start->opcode_modifier.size32
3150 ^ (flag_code == CODE_16BIT)))
3152 as_bad (_("redundant %s prefix"),
3153 current_templates->start->name);
3154 return NULL;
3156 /* Add prefix, checking for repeated prefixes. */
3157 switch (add_prefix (current_templates->start->base_opcode))
3159 case PREFIX_EXIST:
3160 return NULL;
3161 case PREFIX_REP:
3162 expecting_string_instruction = current_templates->start->name;
3163 break;
3164 default:
3165 break;
3167 /* Skip past PREFIX_SEPARATOR and reset token_start. */
3168 token_start = ++l;
3170 else
3171 break;
3174 if (!current_templates)
3176 /* Check if we should swap operand in encoding. */
3177 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
3178 i.swap_operand = 1;
3179 else
3180 goto check_suffix;
3181 mnem_p = dot_p;
3182 *dot_p = '\0';
3183 current_templates = (const templates *) hash_find (op_hash, mnemonic);
3186 if (!current_templates)
3188 check_suffix:
3189 /* See if we can get a match by trimming off a suffix. */
3190 switch (mnem_p[-1])
3192 case WORD_MNEM_SUFFIX:
3193 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
3194 i.suffix = SHORT_MNEM_SUFFIX;
3195 else
3196 case BYTE_MNEM_SUFFIX:
3197 case QWORD_MNEM_SUFFIX:
3198 i.suffix = mnem_p[-1];
3199 mnem_p[-1] = '\0';
3200 current_templates = (const templates *) hash_find (op_hash,
3201 mnemonic);
3202 break;
3203 case SHORT_MNEM_SUFFIX:
3204 case LONG_MNEM_SUFFIX:
3205 if (!intel_syntax)
3207 i.suffix = mnem_p[-1];
3208 mnem_p[-1] = '\0';
3209 current_templates = (const templates *) hash_find (op_hash,
3210 mnemonic);
3212 break;
3214 /* Intel Syntax. */
3215 case 'd':
3216 if (intel_syntax)
3218 if (intel_float_operand (mnemonic) == 1)
3219 i.suffix = SHORT_MNEM_SUFFIX;
3220 else
3221 i.suffix = LONG_MNEM_SUFFIX;
3222 mnem_p[-1] = '\0';
3223 current_templates = (const templates *) hash_find (op_hash,
3224 mnemonic);
3226 break;
3228 if (!current_templates)
3230 as_bad (_("no such instruction: `%s'"), token_start);
3231 return NULL;
3235 if (current_templates->start->opcode_modifier.jump
3236 || current_templates->start->opcode_modifier.jumpbyte)
3238 /* Check for a branch hint. We allow ",pt" and ",pn" for
3239 predict taken and predict not taken respectively.
3240 I'm not sure that branch hints actually do anything on loop
3241 and jcxz insns (JumpByte) for current Pentium4 chips. They
3242 may work in the future and it doesn't hurt to accept them
3243 now. */
3244 if (l[0] == ',' && l[1] == 'p')
3246 if (l[2] == 't')
3248 if (!add_prefix (DS_PREFIX_OPCODE))
3249 return NULL;
3250 l += 3;
3252 else if (l[2] == 'n')
3254 if (!add_prefix (CS_PREFIX_OPCODE))
3255 return NULL;
3256 l += 3;
3260 /* Any other comma loses. */
3261 if (*l == ',')
3263 as_bad (_("invalid character %s in mnemonic"),
3264 output_invalid (*l));
3265 return NULL;
3268 /* Check if instruction is supported on specified architecture. */
3269 supported = 0;
3270 for (t = current_templates->start; t < current_templates->end; ++t)
3272 supported |= cpu_flags_match (t);
3273 if (supported == CPU_FLAGS_PERFECT_MATCH)
3274 goto skip;
3277 if (!(supported & CPU_FLAGS_64BIT_MATCH))
3279 as_bad (flag_code == CODE_64BIT
3280 ? _("`%s' is not supported in 64-bit mode")
3281 : _("`%s' is only supported in 64-bit mode"),
3282 current_templates->start->name);
3283 return NULL;
3285 if (supported != CPU_FLAGS_PERFECT_MATCH)
3287 as_bad (_("`%s' is not supported on `%s%s'"),
3288 current_templates->start->name,
3289 cpu_arch_name ? cpu_arch_name : default_arch,
3290 cpu_sub_arch_name ? cpu_sub_arch_name : "");
3291 return NULL;
3294 skip:
3295 if (!cpu_arch_flags.bitfield.cpui386
3296 && (flag_code != CODE_16BIT))
3298 as_warn (_("use .code16 to ensure correct addressing mode"));
3301 /* Check for rep/repne without a string instruction. */
3302 if (expecting_string_instruction)
3304 static templates override;
3306 for (t = current_templates->start; t < current_templates->end; ++t)
3307 if (t->opcode_modifier.isstring)
3308 break;
3309 if (t >= current_templates->end)
3311 as_bad (_("expecting string instruction after `%s'"),
3312 expecting_string_instruction);
3313 return NULL;
3315 for (override.start = t; t < current_templates->end; ++t)
3316 if (!t->opcode_modifier.isstring)
3317 break;
3318 override.end = t;
3319 current_templates = &override;
3322 return l;
3325 static char *
3326 parse_operands (char *l, const char *mnemonic)
3328 char *token_start;
3330 /* 1 if operand is pending after ','. */
3331 unsigned int expecting_operand = 0;
3333 /* Non-zero if operand parens not balanced. */
3334 unsigned int paren_not_balanced;
3336 while (*l != END_OF_INSN)
3338 /* Skip optional white space before operand. */
3339 if (is_space_char (*l))
3340 ++l;
3341 if (!is_operand_char (*l) && *l != END_OF_INSN)
3343 as_bad (_("invalid character %s before operand %d"),
3344 output_invalid (*l),
3345 i.operands + 1);
3346 return NULL;
3348 token_start = l; /* after white space */
3349 paren_not_balanced = 0;
3350 while (paren_not_balanced || *l != ',')
3352 if (*l == END_OF_INSN)
3354 if (paren_not_balanced)
3356 if (!intel_syntax)
3357 as_bad (_("unbalanced parenthesis in operand %d."),
3358 i.operands + 1);
3359 else
3360 as_bad (_("unbalanced brackets in operand %d."),
3361 i.operands + 1);
3362 return NULL;
3364 else
3365 break; /* we are done */
3367 else if (!is_operand_char (*l) && !is_space_char (*l))
3369 as_bad (_("invalid character %s in operand %d"),
3370 output_invalid (*l),
3371 i.operands + 1);
3372 return NULL;
3374 if (!intel_syntax)
3376 if (*l == '(')
3377 ++paren_not_balanced;
3378 if (*l == ')')
3379 --paren_not_balanced;
3381 else
3383 if (*l == '[')
3384 ++paren_not_balanced;
3385 if (*l == ']')
3386 --paren_not_balanced;
3388 l++;
3390 if (l != token_start)
3391 { /* Yes, we've read in another operand. */
3392 unsigned int operand_ok;
3393 this_operand = i.operands++;
3394 i.types[this_operand].bitfield.unspecified = 1;
3395 if (i.operands > MAX_OPERANDS)
3397 as_bad (_("spurious operands; (%d operands/instruction max)"),
3398 MAX_OPERANDS);
3399 return NULL;
3401 /* Now parse operand adding info to 'i' as we go along. */
3402 END_STRING_AND_SAVE (l);
3404 if (intel_syntax)
3405 operand_ok =
3406 i386_intel_operand (token_start,
3407 intel_float_operand (mnemonic));
3408 else
3409 operand_ok = i386_att_operand (token_start);
3411 RESTORE_END_STRING (l);
3412 if (!operand_ok)
3413 return NULL;
3415 else
3417 if (expecting_operand)
3419 expecting_operand_after_comma:
3420 as_bad (_("expecting operand after ','; got nothing"));
3421 return NULL;
3423 if (*l == ',')
3425 as_bad (_("expecting operand before ','; got nothing"));
3426 return NULL;
3430 /* Now *l must be either ',' or END_OF_INSN. */
3431 if (*l == ',')
3433 if (*++l == END_OF_INSN)
3435 /* Just skip it, if it's \n complain. */
3436 goto expecting_operand_after_comma;
3438 expecting_operand = 1;
3441 return l;
3444 static void
3445 swap_2_operands (int xchg1, int xchg2)
3447 union i386_op temp_op;
3448 i386_operand_type temp_type;
3449 enum bfd_reloc_code_real temp_reloc;
3451 temp_type = i.types[xchg2];
3452 i.types[xchg2] = i.types[xchg1];
3453 i.types[xchg1] = temp_type;
3454 temp_op = i.op[xchg2];
3455 i.op[xchg2] = i.op[xchg1];
3456 i.op[xchg1] = temp_op;
3457 temp_reloc = i.reloc[xchg2];
3458 i.reloc[xchg2] = i.reloc[xchg1];
3459 i.reloc[xchg1] = temp_reloc;
3462 static void
3463 swap_operands (void)
3465 switch (i.operands)
3467 case 5:
3468 case 4:
3469 swap_2_operands (1, i.operands - 2);
3470 case 3:
3471 case 2:
3472 swap_2_operands (0, i.operands - 1);
3473 break;
3474 default:
3475 abort ();
3478 if (i.mem_operands == 2)
3480 const seg_entry *temp_seg;
3481 temp_seg = i.seg[0];
3482 i.seg[0] = i.seg[1];
3483 i.seg[1] = temp_seg;
3487 /* Try to ensure constant immediates are represented in the smallest
3488 opcode possible. */
3489 static void
3490 optimize_imm (void)
3492 char guess_suffix = 0;
3493 int op;
3495 if (i.suffix)
3496 guess_suffix = i.suffix;
3497 else if (i.reg_operands)
3499 /* Figure out a suffix from the last register operand specified.
3500 We can't do this properly yet, ie. excluding InOutPortReg,
3501 but the following works for instructions with immediates.
3502 In any case, we can't set i.suffix yet. */
3503 for (op = i.operands; --op >= 0;)
3504 if (i.types[op].bitfield.reg8)
3506 guess_suffix = BYTE_MNEM_SUFFIX;
3507 break;
3509 else if (i.types[op].bitfield.reg16)
3511 guess_suffix = WORD_MNEM_SUFFIX;
3512 break;
3514 else if (i.types[op].bitfield.reg32)
3516 guess_suffix = LONG_MNEM_SUFFIX;
3517 break;
3519 else if (i.types[op].bitfield.reg64)
3521 guess_suffix = QWORD_MNEM_SUFFIX;
3522 break;
3525 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
3526 guess_suffix = WORD_MNEM_SUFFIX;
3528 for (op = i.operands; --op >= 0;)
3529 if (operand_type_check (i.types[op], imm))
3531 switch (i.op[op].imms->X_op)
3533 case O_constant:
3534 /* If a suffix is given, this operand may be shortened. */
3535 switch (guess_suffix)
3537 case LONG_MNEM_SUFFIX:
3538 i.types[op].bitfield.imm32 = 1;
3539 i.types[op].bitfield.imm64 = 1;
3540 break;
3541 case WORD_MNEM_SUFFIX:
3542 i.types[op].bitfield.imm16 = 1;
3543 i.types[op].bitfield.imm32 = 1;
3544 i.types[op].bitfield.imm32s = 1;
3545 i.types[op].bitfield.imm64 = 1;
3546 break;
3547 case BYTE_MNEM_SUFFIX:
3548 i.types[op].bitfield.imm8 = 1;
3549 i.types[op].bitfield.imm8s = 1;
3550 i.types[op].bitfield.imm16 = 1;
3551 i.types[op].bitfield.imm32 = 1;
3552 i.types[op].bitfield.imm32s = 1;
3553 i.types[op].bitfield.imm64 = 1;
3554 break;
3557 /* If this operand is at most 16 bits, convert it
3558 to a signed 16 bit number before trying to see
3559 whether it will fit in an even smaller size.
3560 This allows a 16-bit operand such as $0xffe0 to
3561 be recognised as within Imm8S range. */
3562 if ((i.types[op].bitfield.imm16)
3563 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
3565 i.op[op].imms->X_add_number =
3566 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
3568 if ((i.types[op].bitfield.imm32)
3569 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
3570 == 0))
3572 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
3573 ^ ((offsetT) 1 << 31))
3574 - ((offsetT) 1 << 31));
3576 i.types[op]
3577 = operand_type_or (i.types[op],
3578 smallest_imm_type (i.op[op].imms->X_add_number));
3580 /* We must avoid matching of Imm32 templates when 64bit
3581 only immediate is available. */
3582 if (guess_suffix == QWORD_MNEM_SUFFIX)
3583 i.types[op].bitfield.imm32 = 0;
3584 break;
3586 case O_absent:
3587 case O_register:
3588 abort ();
3590 /* Symbols and expressions. */
3591 default:
3592 /* Convert symbolic operand to proper sizes for matching, but don't
3593 prevent matching a set of insns that only supports sizes other
3594 than those matching the insn suffix. */
3596 i386_operand_type mask, allowed;
3597 const insn_template *t;
3599 operand_type_set (&mask, 0);
3600 operand_type_set (&allowed, 0);
3602 for (t = current_templates->start;
3603 t < current_templates->end;
3604 ++t)
3605 allowed = operand_type_or (allowed,
3606 t->operand_types[op]);
3607 switch (guess_suffix)
3609 case QWORD_MNEM_SUFFIX:
3610 mask.bitfield.imm64 = 1;
3611 mask.bitfield.imm32s = 1;
3612 break;
3613 case LONG_MNEM_SUFFIX:
3614 mask.bitfield.imm32 = 1;
3615 break;
3616 case WORD_MNEM_SUFFIX:
3617 mask.bitfield.imm16 = 1;
3618 break;
3619 case BYTE_MNEM_SUFFIX:
3620 mask.bitfield.imm8 = 1;
3621 break;
3622 default:
3623 break;
3625 allowed = operand_type_and (mask, allowed);
3626 if (!operand_type_all_zero (&allowed))
3627 i.types[op] = operand_type_and (i.types[op], mask);
3629 break;
3634 /* Try to use the smallest displacement type too. */
3635 static void
3636 optimize_disp (void)
3638 int op;
3640 for (op = i.operands; --op >= 0;)
3641 if (operand_type_check (i.types[op], disp))
3643 if (i.op[op].disps->X_op == O_constant)
3645 offsetT op_disp = i.op[op].disps->X_add_number;
3647 if (i.types[op].bitfield.disp16
3648 && (op_disp & ~(offsetT) 0xffff) == 0)
3650 /* If this operand is at most 16 bits, convert
3651 to a signed 16 bit number and don't use 64bit
3652 displacement. */
3653 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
3654 i.types[op].bitfield.disp64 = 0;
3656 if (i.types[op].bitfield.disp32
3657 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
3659 /* If this operand is at most 32 bits, convert
3660 to a signed 32 bit number and don't use 64bit
3661 displacement. */
3662 op_disp &= (((offsetT) 2 << 31) - 1);
3663 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
3664 i.types[op].bitfield.disp64 = 0;
3666 if (!op_disp && i.types[op].bitfield.baseindex)
3668 i.types[op].bitfield.disp8 = 0;
3669 i.types[op].bitfield.disp16 = 0;
3670 i.types[op].bitfield.disp32 = 0;
3671 i.types[op].bitfield.disp32s = 0;
3672 i.types[op].bitfield.disp64 = 0;
3673 i.op[op].disps = 0;
3674 i.disp_operands--;
3676 else if (flag_code == CODE_64BIT)
3678 if (fits_in_signed_long (op_disp))
3680 i.types[op].bitfield.disp64 = 0;
3681 i.types[op].bitfield.disp32s = 1;
3683 if (i.prefix[ADDR_PREFIX]
3684 && fits_in_unsigned_long (op_disp))
3685 i.types[op].bitfield.disp32 = 1;
3687 if ((i.types[op].bitfield.disp32
3688 || i.types[op].bitfield.disp32s
3689 || i.types[op].bitfield.disp16)
3690 && fits_in_signed_byte (op_disp))
3691 i.types[op].bitfield.disp8 = 1;
3693 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
3694 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
3696 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
3697 i.op[op].disps, 0, i.reloc[op]);
3698 i.types[op].bitfield.disp8 = 0;
3699 i.types[op].bitfield.disp16 = 0;
3700 i.types[op].bitfield.disp32 = 0;
3701 i.types[op].bitfield.disp32s = 0;
3702 i.types[op].bitfield.disp64 = 0;
3704 else
3705 /* We only support 64bit displacement on constants. */
3706 i.types[op].bitfield.disp64 = 0;
3710 static const insn_template *
3711 match_template (void)
3713 /* Points to template once we've found it. */
3714 const insn_template *t;
3715 i386_operand_type overlap0, overlap1, overlap2, overlap3;
3716 i386_operand_type overlap4;
3717 unsigned int found_reverse_match;
3718 i386_opcode_modifier suffix_check;
3719 i386_operand_type operand_types [MAX_OPERANDS];
3720 int addr_prefix_disp;
3721 unsigned int j;
3722 unsigned int found_cpu_match;
3723 unsigned int check_register;
3725 #if MAX_OPERANDS != 5
3726 # error "MAX_OPERANDS must be 5."
3727 #endif
3729 found_reverse_match = 0;
3730 addr_prefix_disp = -1;
3732 memset (&suffix_check, 0, sizeof (suffix_check));
3733 if (i.suffix == BYTE_MNEM_SUFFIX)
3734 suffix_check.no_bsuf = 1;
3735 else if (i.suffix == WORD_MNEM_SUFFIX)
3736 suffix_check.no_wsuf = 1;
3737 else if (i.suffix == SHORT_MNEM_SUFFIX)
3738 suffix_check.no_ssuf = 1;
3739 else if (i.suffix == LONG_MNEM_SUFFIX)
3740 suffix_check.no_lsuf = 1;
3741 else if (i.suffix == QWORD_MNEM_SUFFIX)
3742 suffix_check.no_qsuf = 1;
3743 else if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
3744 suffix_check.no_ldsuf = 1;
3746 for (t = current_templates->start; t < current_templates->end; t++)
3748 addr_prefix_disp = -1;
3750 /* Must have right number of operands. */
3751 if (i.operands != t->operands)
3752 continue;
3754 /* Check processor support. */
3755 found_cpu_match = (cpu_flags_match (t)
3756 == CPU_FLAGS_PERFECT_MATCH);
3757 if (!found_cpu_match)
3758 continue;
3760 /* Check old gcc support. */
3761 if (!old_gcc && t->opcode_modifier.oldgcc)
3762 continue;
3764 /* Check AT&T mnemonic. */
3765 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
3766 continue;
3768 /* Check AT&T syntax Intel syntax. */
3769 if ((intel_syntax && t->opcode_modifier.attsyntax)
3770 || (!intel_syntax && t->opcode_modifier.intelsyntax))
3771 continue;
3773 /* Check the suffix, except for some instructions in intel mode. */
3774 if ((!intel_syntax || !t->opcode_modifier.ignoresize)
3775 && ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
3776 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
3777 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
3778 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
3779 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
3780 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf)))
3781 continue;
3783 if (!operand_size_match (t))
3784 continue;
3786 for (j = 0; j < MAX_OPERANDS; j++)
3787 operand_types[j] = t->operand_types[j];
3789 /* In general, don't allow 64-bit operands in 32-bit mode. */
3790 if (i.suffix == QWORD_MNEM_SUFFIX
3791 && flag_code != CODE_64BIT
3792 && (intel_syntax
3793 ? (!t->opcode_modifier.ignoresize
3794 && !intel_float_operand (t->name))
3795 : intel_float_operand (t->name) != 2)
3796 && ((!operand_types[0].bitfield.regmmx
3797 && !operand_types[0].bitfield.regxmm
3798 && !operand_types[0].bitfield.regymm)
3799 || (!operand_types[t->operands > 1].bitfield.regmmx
3800 && !!operand_types[t->operands > 1].bitfield.regxmm
3801 && !!operand_types[t->operands > 1].bitfield.regymm))
3802 && (t->base_opcode != 0x0fc7
3803 || t->extension_opcode != 1 /* cmpxchg8b */))
3804 continue;
3806 /* In general, don't allow 32-bit operands on pre-386. */
3807 else if (i.suffix == LONG_MNEM_SUFFIX
3808 && !cpu_arch_flags.bitfield.cpui386
3809 && (intel_syntax
3810 ? (!t->opcode_modifier.ignoresize
3811 && !intel_float_operand (t->name))
3812 : intel_float_operand (t->name) != 2)
3813 && ((!operand_types[0].bitfield.regmmx
3814 && !operand_types[0].bitfield.regxmm)
3815 || (!operand_types[t->operands > 1].bitfield.regmmx
3816 && !!operand_types[t->operands > 1].bitfield.regxmm)))
3817 continue;
3819 /* Do not verify operands when there are none. */
3820 else
3822 if (!t->operands)
3823 /* We've found a match; break out of loop. */
3824 break;
3827 /* Address size prefix will turn Disp64/Disp32/Disp16 operand
3828 into Disp32/Disp16/Disp32 operand. */
3829 if (i.prefix[ADDR_PREFIX] != 0)
3831 /* There should be only one Disp operand. */
3832 switch (flag_code)
3834 case CODE_16BIT:
3835 for (j = 0; j < MAX_OPERANDS; j++)
3837 if (operand_types[j].bitfield.disp16)
3839 addr_prefix_disp = j;
3840 operand_types[j].bitfield.disp32 = 1;
3841 operand_types[j].bitfield.disp16 = 0;
3842 break;
3845 break;
3846 case CODE_32BIT:
3847 for (j = 0; j < MAX_OPERANDS; j++)
3849 if (operand_types[j].bitfield.disp32)
3851 addr_prefix_disp = j;
3852 operand_types[j].bitfield.disp32 = 0;
3853 operand_types[j].bitfield.disp16 = 1;
3854 break;
3857 break;
3858 case CODE_64BIT:
3859 for (j = 0; j < MAX_OPERANDS; j++)
3861 if (operand_types[j].bitfield.disp64)
3863 addr_prefix_disp = j;
3864 operand_types[j].bitfield.disp64 = 0;
3865 operand_types[j].bitfield.disp32 = 1;
3866 break;
3869 break;
3873 /* We check register size only if size of operands can be
3874 encoded the canonical way. */
3875 check_register = t->opcode_modifier.w;
3876 overlap0 = operand_type_and (i.types[0], operand_types[0]);
3877 switch (t->operands)
3879 case 1:
3880 if (!operand_type_match (overlap0, i.types[0]))
3881 continue;
3882 break;
3883 case 2:
3884 /* xchg %eax, %eax is a special case. It is an aliase for nop
3885 only in 32bit mode and we can use opcode 0x90. In 64bit
3886 mode, we can't use 0x90 for xchg %eax, %eax since it should
3887 zero-extend %eax to %rax. */
3888 if (flag_code == CODE_64BIT
3889 && t->base_opcode == 0x90
3890 && operand_type_equal (&i.types [0], &acc32)
3891 && operand_type_equal (&i.types [1], &acc32))
3892 continue;
3893 if (i.swap_operand)
3895 /* If we swap operand in encoding, we either match
3896 the next one or reverse direction of operands. */
3897 if (t->opcode_modifier.s)
3898 continue;
3899 else if (t->opcode_modifier.d)
3900 goto check_reverse;
3903 case 3:
3904 /* If we swap operand in encoding, we match the next one. */
3905 if (i.swap_operand && t->opcode_modifier.s)
3906 continue;
3907 case 4:
3908 case 5:
3909 overlap1 = operand_type_and (i.types[1], operand_types[1]);
3910 if (!operand_type_match (overlap0, i.types[0])
3911 || !operand_type_match (overlap1, i.types[1])
3912 || (check_register
3913 && !operand_type_register_match (overlap0, i.types[0],
3914 operand_types[0],
3915 overlap1, i.types[1],
3916 operand_types[1])))
3918 /* Check if other direction is valid ... */
3919 if (!t->opcode_modifier.d && !t->opcode_modifier.floatd)
3920 continue;
3922 check_reverse:
3923 /* Try reversing direction of operands. */
3924 overlap0 = operand_type_and (i.types[0], operand_types[1]);
3925 overlap1 = operand_type_and (i.types[1], operand_types[0]);
3926 if (!operand_type_match (overlap0, i.types[0])
3927 || !operand_type_match (overlap1, i.types[1])
3928 || (check_register
3929 && !operand_type_register_match (overlap0,
3930 i.types[0],
3931 operand_types[1],
3932 overlap1,
3933 i.types[1],
3934 operand_types[0])))
3936 /* Does not match either direction. */
3937 continue;
3939 /* found_reverse_match holds which of D or FloatDR
3940 we've found. */
3941 if (t->opcode_modifier.d)
3942 found_reverse_match = Opcode_D;
3943 else if (t->opcode_modifier.floatd)
3944 found_reverse_match = Opcode_FloatD;
3945 else
3946 found_reverse_match = 0;
3947 if (t->opcode_modifier.floatr)
3948 found_reverse_match |= Opcode_FloatR;
3950 else
3952 /* Found a forward 2 operand match here. */
3953 switch (t->operands)
3955 case 5:
3956 overlap4 = operand_type_and (i.types[4],
3957 operand_types[4]);
3958 case 4:
3959 overlap3 = operand_type_and (i.types[3],
3960 operand_types[3]);
3961 case 3:
3962 overlap2 = operand_type_and (i.types[2],
3963 operand_types[2]);
3964 break;
3967 switch (t->operands)
3969 case 5:
3970 if (!operand_type_match (overlap4, i.types[4])
3971 || !operand_type_register_match (overlap3,
3972 i.types[3],
3973 operand_types[3],
3974 overlap4,
3975 i.types[4],
3976 operand_types[4]))
3977 continue;
3978 case 4:
3979 if (!operand_type_match (overlap3, i.types[3])
3980 || (check_register
3981 && !operand_type_register_match (overlap2,
3982 i.types[2],
3983 operand_types[2],
3984 overlap3,
3985 i.types[3],
3986 operand_types[3])))
3987 continue;
3988 case 3:
3989 /* Here we make use of the fact that there are no
3990 reverse match 3 operand instructions, and all 3
3991 operand instructions only need to be checked for
3992 register consistency between operands 2 and 3. */
3993 if (!operand_type_match (overlap2, i.types[2])
3994 || (check_register
3995 && !operand_type_register_match (overlap1,
3996 i.types[1],
3997 operand_types[1],
3998 overlap2,
3999 i.types[2],
4000 operand_types[2])))
4001 continue;
4002 break;
4005 /* Found either forward/reverse 2, 3 or 4 operand match here:
4006 slip through to break. */
4008 if (!found_cpu_match)
4010 found_reverse_match = 0;
4011 continue;
4014 /* We've found a match; break out of loop. */
4015 break;
4018 if (t == current_templates->end)
4020 /* We found no match. */
4021 if (intel_syntax)
4022 as_bad (_("ambiguous operand size or operands invalid for `%s'"),
4023 current_templates->start->name);
4024 else
4025 as_bad (_("suffix or operands invalid for `%s'"),
4026 current_templates->start->name);
4027 return NULL;
4030 if (!quiet_warnings)
4032 if (!intel_syntax
4033 && (i.types[0].bitfield.jumpabsolute
4034 != operand_types[0].bitfield.jumpabsolute))
4036 as_warn (_("indirect %s without `*'"), t->name);
4039 if (t->opcode_modifier.isprefix
4040 && t->opcode_modifier.ignoresize)
4042 /* Warn them that a data or address size prefix doesn't
4043 affect assembly of the next line of code. */
4044 as_warn (_("stand-alone `%s' prefix"), t->name);
4048 /* Copy the template we found. */
4049 i.tm = *t;
4051 if (addr_prefix_disp != -1)
4052 i.tm.operand_types[addr_prefix_disp]
4053 = operand_types[addr_prefix_disp];
4055 if (found_reverse_match)
4057 /* If we found a reverse match we must alter the opcode
4058 direction bit. found_reverse_match holds bits to change
4059 (different for int & float insns). */
4061 i.tm.base_opcode ^= found_reverse_match;
4063 i.tm.operand_types[0] = operand_types[1];
4064 i.tm.operand_types[1] = operand_types[0];
4067 return t;
4070 static int
4071 check_string (void)
4073 int mem_op = operand_type_check (i.types[0], anymem) ? 0 : 1;
4074 if (i.tm.operand_types[mem_op].bitfield.esseg)
4076 if (i.seg[0] != NULL && i.seg[0] != &es)
4078 as_bad (_("`%s' operand %d must use `%ses' segment"),
4079 i.tm.name,
4080 mem_op + 1,
4081 register_prefix);
4082 return 0;
4084 /* There's only ever one segment override allowed per instruction.
4085 This instruction possibly has a legal segment override on the
4086 second operand, so copy the segment to where non-string
4087 instructions store it, allowing common code. */
4088 i.seg[0] = i.seg[1];
4090 else if (i.tm.operand_types[mem_op + 1].bitfield.esseg)
4092 if (i.seg[1] != NULL && i.seg[1] != &es)
4094 as_bad (_("`%s' operand %d must use `%ses' segment"),
4095 i.tm.name,
4096 mem_op + 2,
4097 register_prefix);
4098 return 0;
4101 return 1;
4104 static int
4105 process_suffix (void)
4107 /* If matched instruction specifies an explicit instruction mnemonic
4108 suffix, use it. */
4109 if (i.tm.opcode_modifier.size16)
4110 i.suffix = WORD_MNEM_SUFFIX;
4111 else if (i.tm.opcode_modifier.size32)
4112 i.suffix = LONG_MNEM_SUFFIX;
4113 else if (i.tm.opcode_modifier.size64)
4114 i.suffix = QWORD_MNEM_SUFFIX;
4115 else if (i.reg_operands)
4117 /* If there's no instruction mnemonic suffix we try to invent one
4118 based on register operands. */
4119 if (!i.suffix)
4121 /* We take i.suffix from the last register operand specified,
4122 Destination register type is more significant than source
4123 register type. crc32 in SSE4.2 prefers source register
4124 type. */
4125 if (i.tm.base_opcode == 0xf20f38f1)
4127 if (i.types[0].bitfield.reg16)
4128 i.suffix = WORD_MNEM_SUFFIX;
4129 else if (i.types[0].bitfield.reg32)
4130 i.suffix = LONG_MNEM_SUFFIX;
4131 else if (i.types[0].bitfield.reg64)
4132 i.suffix = QWORD_MNEM_SUFFIX;
4134 else if (i.tm.base_opcode == 0xf20f38f0)
4136 if (i.types[0].bitfield.reg8)
4137 i.suffix = BYTE_MNEM_SUFFIX;
4140 if (!i.suffix)
4142 int op;
4144 if (i.tm.base_opcode == 0xf20f38f1
4145 || i.tm.base_opcode == 0xf20f38f0)
4147 /* We have to know the operand size for crc32. */
4148 as_bad (_("ambiguous memory operand size for `%s`"),
4149 i.tm.name);
4150 return 0;
4153 for (op = i.operands; --op >= 0;)
4154 if (!i.tm.operand_types[op].bitfield.inoutportreg)
4156 if (i.types[op].bitfield.reg8)
4158 i.suffix = BYTE_MNEM_SUFFIX;
4159 break;
4161 else if (i.types[op].bitfield.reg16)
4163 i.suffix = WORD_MNEM_SUFFIX;
4164 break;
4166 else if (i.types[op].bitfield.reg32)
4168 i.suffix = LONG_MNEM_SUFFIX;
4169 break;
4171 else if (i.types[op].bitfield.reg64)
4173 i.suffix = QWORD_MNEM_SUFFIX;
4174 break;
4179 else if (i.suffix == BYTE_MNEM_SUFFIX)
4181 if (intel_syntax
4182 && i.tm.opcode_modifier.ignoresize
4183 && i.tm.opcode_modifier.no_bsuf)
4184 i.suffix = 0;
4185 else if (!check_byte_reg ())
4186 return 0;
4188 else if (i.suffix == LONG_MNEM_SUFFIX)
4190 if (intel_syntax
4191 && i.tm.opcode_modifier.ignoresize
4192 && i.tm.opcode_modifier.no_lsuf)
4193 i.suffix = 0;
4194 else if (!check_long_reg ())
4195 return 0;
4197 else if (i.suffix == QWORD_MNEM_SUFFIX)
4199 if (intel_syntax
4200 && i.tm.opcode_modifier.ignoresize
4201 && i.tm.opcode_modifier.no_qsuf)
4202 i.suffix = 0;
4203 else if (!check_qword_reg ())
4204 return 0;
4206 else if (i.suffix == WORD_MNEM_SUFFIX)
4208 if (intel_syntax
4209 && i.tm.opcode_modifier.ignoresize
4210 && i.tm.opcode_modifier.no_wsuf)
4211 i.suffix = 0;
4212 else if (!check_word_reg ())
4213 return 0;
4215 else if (i.suffix == XMMWORD_MNEM_SUFFIX
4216 || i.suffix == YMMWORD_MNEM_SUFFIX)
4218 /* Skip if the instruction has x/y suffix. match_template
4219 should check if it is a valid suffix. */
4221 else if (intel_syntax && i.tm.opcode_modifier.ignoresize)
4222 /* Do nothing if the instruction is going to ignore the prefix. */
4224 else
4225 abort ();
4227 else if (i.tm.opcode_modifier.defaultsize
4228 && !i.suffix
4229 /* exclude fldenv/frstor/fsave/fstenv */
4230 && i.tm.opcode_modifier.no_ssuf)
4232 i.suffix = stackop_size;
4234 else if (intel_syntax
4235 && !i.suffix
4236 && (i.tm.operand_types[0].bitfield.jumpabsolute
4237 || i.tm.opcode_modifier.jumpbyte
4238 || i.tm.opcode_modifier.jumpintersegment
4239 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
4240 && i.tm.extension_opcode <= 3)))
4242 switch (flag_code)
4244 case CODE_64BIT:
4245 if (!i.tm.opcode_modifier.no_qsuf)
4247 i.suffix = QWORD_MNEM_SUFFIX;
4248 break;
4250 case CODE_32BIT:
4251 if (!i.tm.opcode_modifier.no_lsuf)
4252 i.suffix = LONG_MNEM_SUFFIX;
4253 break;
4254 case CODE_16BIT:
4255 if (!i.tm.opcode_modifier.no_wsuf)
4256 i.suffix = WORD_MNEM_SUFFIX;
4257 break;
4261 if (!i.suffix)
4263 if (!intel_syntax)
4265 if (i.tm.opcode_modifier.w)
4267 as_bad (_("no instruction mnemonic suffix given and "
4268 "no register operands; can't size instruction"));
4269 return 0;
4272 else
4274 unsigned int suffixes;
4276 suffixes = !i.tm.opcode_modifier.no_bsuf;
4277 if (!i.tm.opcode_modifier.no_wsuf)
4278 suffixes |= 1 << 1;
4279 if (!i.tm.opcode_modifier.no_lsuf)
4280 suffixes |= 1 << 2;
4281 if (!i.tm.opcode_modifier.no_ldsuf)
4282 suffixes |= 1 << 3;
4283 if (!i.tm.opcode_modifier.no_ssuf)
4284 suffixes |= 1 << 4;
4285 if (!i.tm.opcode_modifier.no_qsuf)
4286 suffixes |= 1 << 5;
4288 /* There are more than suffix matches. */
4289 if (i.tm.opcode_modifier.w
4290 || ((suffixes & (suffixes - 1))
4291 && !i.tm.opcode_modifier.defaultsize
4292 && !i.tm.opcode_modifier.ignoresize))
4294 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
4295 return 0;
4300 /* Change the opcode based on the operand size given by i.suffix;
4301 We don't need to change things for byte insns. */
4303 if (i.suffix
4304 && i.suffix != BYTE_MNEM_SUFFIX
4305 && i.suffix != XMMWORD_MNEM_SUFFIX
4306 && i.suffix != YMMWORD_MNEM_SUFFIX)
4308 /* It's not a byte, select word/dword operation. */
4309 if (i.tm.opcode_modifier.w)
4311 if (i.tm.opcode_modifier.shortform)
4312 i.tm.base_opcode |= 8;
4313 else
4314 i.tm.base_opcode |= 1;
4317 /* Now select between word & dword operations via the operand
4318 size prefix, except for instructions that will ignore this
4319 prefix anyway. */
4320 if (i.tm.opcode_modifier.addrprefixop0)
4322 /* The address size override prefix changes the size of the
4323 first operand. */
4324 if ((flag_code == CODE_32BIT
4325 && i.op->regs[0].reg_type.bitfield.reg16)
4326 || (flag_code != CODE_32BIT
4327 && i.op->regs[0].reg_type.bitfield.reg32))
4328 if (!add_prefix (ADDR_PREFIX_OPCODE))
4329 return 0;
4331 else if (i.suffix != QWORD_MNEM_SUFFIX
4332 && i.suffix != LONG_DOUBLE_MNEM_SUFFIX
4333 && !i.tm.opcode_modifier.ignoresize
4334 && !i.tm.opcode_modifier.floatmf
4335 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
4336 || (flag_code == CODE_64BIT
4337 && i.tm.opcode_modifier.jumpbyte)))
4339 unsigned int prefix = DATA_PREFIX_OPCODE;
4341 if (i.tm.opcode_modifier.jumpbyte) /* jcxz, loop */
4342 prefix = ADDR_PREFIX_OPCODE;
4344 if (!add_prefix (prefix))
4345 return 0;
4348 /* Set mode64 for an operand. */
4349 if (i.suffix == QWORD_MNEM_SUFFIX
4350 && flag_code == CODE_64BIT
4351 && !i.tm.opcode_modifier.norex64)
4353 /* Special case for xchg %rax,%rax. It is NOP and doesn't
4354 need rex64. cmpxchg8b is also a special case. */
4355 if (! (i.operands == 2
4356 && i.tm.base_opcode == 0x90
4357 && i.tm.extension_opcode == None
4358 && operand_type_equal (&i.types [0], &acc64)
4359 && operand_type_equal (&i.types [1], &acc64))
4360 && ! (i.operands == 1
4361 && i.tm.base_opcode == 0xfc7
4362 && i.tm.extension_opcode == 1
4363 && !operand_type_check (i.types [0], reg)
4364 && operand_type_check (i.types [0], anymem)))
4365 i.rex |= REX_W;
4368 /* Size floating point instruction. */
4369 if (i.suffix == LONG_MNEM_SUFFIX)
4370 if (i.tm.opcode_modifier.floatmf)
4371 i.tm.base_opcode ^= 4;
4374 return 1;
4377 static int
4378 check_byte_reg (void)
4380 int op;
4382 for (op = i.operands; --op >= 0;)
4384 /* If this is an eight bit register, it's OK. If it's the 16 or
4385 32 bit version of an eight bit register, we will just use the
4386 low portion, and that's OK too. */
4387 if (i.types[op].bitfield.reg8)
4388 continue;
4390 /* crc32 doesn't generate this warning. */
4391 if (i.tm.base_opcode == 0xf20f38f0)
4392 continue;
4394 if ((i.types[op].bitfield.reg16
4395 || i.types[op].bitfield.reg32
4396 || i.types[op].bitfield.reg64)
4397 && i.op[op].regs->reg_num < 4)
4399 /* Prohibit these changes in the 64bit mode, since the
4400 lowering is more complicated. */
4401 if (flag_code == CODE_64BIT
4402 && !i.tm.operand_types[op].bitfield.inoutportreg)
4404 as_bad (_("Incorrect register `%s%s' used with `%c' suffix"),
4405 register_prefix, i.op[op].regs->reg_name,
4406 i.suffix);
4407 return 0;
4409 #if REGISTER_WARNINGS
4410 if (!quiet_warnings
4411 && !i.tm.operand_types[op].bitfield.inoutportreg)
4412 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
4413 register_prefix,
4414 (i.op[op].regs + (i.types[op].bitfield.reg16
4415 ? REGNAM_AL - REGNAM_AX
4416 : REGNAM_AL - REGNAM_EAX))->reg_name,
4417 register_prefix,
4418 i.op[op].regs->reg_name,
4419 i.suffix);
4420 #endif
4421 continue;
4423 /* Any other register is bad. */
4424 if (i.types[op].bitfield.reg16
4425 || i.types[op].bitfield.reg32
4426 || i.types[op].bitfield.reg64
4427 || i.types[op].bitfield.regmmx
4428 || i.types[op].bitfield.regxmm
4429 || i.types[op].bitfield.regymm
4430 || i.types[op].bitfield.sreg2
4431 || i.types[op].bitfield.sreg3
4432 || i.types[op].bitfield.control
4433 || i.types[op].bitfield.debug
4434 || i.types[op].bitfield.test
4435 || i.types[op].bitfield.floatreg
4436 || i.types[op].bitfield.floatacc)
4438 as_bad (_("`%s%s' not allowed with `%s%c'"),
4439 register_prefix,
4440 i.op[op].regs->reg_name,
4441 i.tm.name,
4442 i.suffix);
4443 return 0;
4446 return 1;
4449 static int
4450 check_long_reg (void)
4452 int op;
4454 for (op = i.operands; --op >= 0;)
4455 /* Reject eight bit registers, except where the template requires
4456 them. (eg. movzb) */
4457 if (i.types[op].bitfield.reg8
4458 && (i.tm.operand_types[op].bitfield.reg16
4459 || i.tm.operand_types[op].bitfield.reg32
4460 || i.tm.operand_types[op].bitfield.acc))
4462 as_bad (_("`%s%s' not allowed with `%s%c'"),
4463 register_prefix,
4464 i.op[op].regs->reg_name,
4465 i.tm.name,
4466 i.suffix);
4467 return 0;
4469 /* Warn if the e prefix on a general reg is missing. */
4470 else if ((!quiet_warnings || flag_code == CODE_64BIT)
4471 && i.types[op].bitfield.reg16
4472 && (i.tm.operand_types[op].bitfield.reg32
4473 || i.tm.operand_types[op].bitfield.acc))
4475 /* Prohibit these changes in the 64bit mode, since the
4476 lowering is more complicated. */
4477 if (flag_code == CODE_64BIT)
4479 as_bad (_("Incorrect register `%s%s' used with `%c' suffix"),
4480 register_prefix, i.op[op].regs->reg_name,
4481 i.suffix);
4482 return 0;
4484 #if REGISTER_WARNINGS
4485 else
4486 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
4487 register_prefix,
4488 (i.op[op].regs + REGNAM_EAX - REGNAM_AX)->reg_name,
4489 register_prefix,
4490 i.op[op].regs->reg_name,
4491 i.suffix);
4492 #endif
4494 /* Warn if the r prefix on a general reg is missing. */
4495 else if (i.types[op].bitfield.reg64
4496 && (i.tm.operand_types[op].bitfield.reg32
4497 || i.tm.operand_types[op].bitfield.acc))
4499 if (intel_syntax
4500 && i.tm.opcode_modifier.toqword
4501 && !i.types[0].bitfield.regxmm)
4503 /* Convert to QWORD. We want REX byte. */
4504 i.suffix = QWORD_MNEM_SUFFIX;
4506 else
4508 as_bad (_("Incorrect register `%s%s' used with `%c' suffix"),
4509 register_prefix, i.op[op].regs->reg_name,
4510 i.suffix);
4511 return 0;
4514 return 1;
4517 static int
4518 check_qword_reg (void)
4520 int op;
4522 for (op = i.operands; --op >= 0; )
4523 /* Reject eight bit registers, except where the template requires
4524 them. (eg. movzb) */
4525 if (i.types[op].bitfield.reg8
4526 && (i.tm.operand_types[op].bitfield.reg16
4527 || i.tm.operand_types[op].bitfield.reg32
4528 || i.tm.operand_types[op].bitfield.acc))
4530 as_bad (_("`%s%s' not allowed with `%s%c'"),
4531 register_prefix,
4532 i.op[op].regs->reg_name,
4533 i.tm.name,
4534 i.suffix);
4535 return 0;
4537 /* Warn if the e prefix on a general reg is missing. */
4538 else if ((i.types[op].bitfield.reg16
4539 || i.types[op].bitfield.reg32)
4540 && (i.tm.operand_types[op].bitfield.reg32
4541 || i.tm.operand_types[op].bitfield.acc))
4543 /* Prohibit these changes in the 64bit mode, since the
4544 lowering is more complicated. */
4545 if (intel_syntax
4546 && i.tm.opcode_modifier.todword
4547 && !i.types[0].bitfield.regxmm)
4549 /* Convert to DWORD. We don't want REX byte. */
4550 i.suffix = LONG_MNEM_SUFFIX;
4552 else
4554 as_bad (_("Incorrect register `%s%s' used with `%c' suffix"),
4555 register_prefix, i.op[op].regs->reg_name,
4556 i.suffix);
4557 return 0;
4560 return 1;
4563 static int
4564 check_word_reg (void)
4566 int op;
4567 for (op = i.operands; --op >= 0;)
4568 /* Reject eight bit registers, except where the template requires
4569 them. (eg. movzb) */
4570 if (i.types[op].bitfield.reg8
4571 && (i.tm.operand_types[op].bitfield.reg16
4572 || i.tm.operand_types[op].bitfield.reg32
4573 || i.tm.operand_types[op].bitfield.acc))
4575 as_bad (_("`%s%s' not allowed with `%s%c'"),
4576 register_prefix,
4577 i.op[op].regs->reg_name,
4578 i.tm.name,
4579 i.suffix);
4580 return 0;
4582 /* Warn if the e prefix on a general reg is present. */
4583 else if ((!quiet_warnings || flag_code == CODE_64BIT)
4584 && i.types[op].bitfield.reg32
4585 && (i.tm.operand_types[op].bitfield.reg16
4586 || i.tm.operand_types[op].bitfield.acc))
4588 /* Prohibit these changes in the 64bit mode, since the
4589 lowering is more complicated. */
4590 if (flag_code == CODE_64BIT)
4592 as_bad (_("Incorrect register `%s%s' used with `%c' suffix"),
4593 register_prefix, i.op[op].regs->reg_name,
4594 i.suffix);
4595 return 0;
4597 else
4598 #if REGISTER_WARNINGS
4599 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
4600 register_prefix,
4601 (i.op[op].regs + REGNAM_AX - REGNAM_EAX)->reg_name,
4602 register_prefix,
4603 i.op[op].regs->reg_name,
4604 i.suffix);
4605 #endif
4607 return 1;
4610 static int
4611 update_imm (unsigned int j)
4613 i386_operand_type overlap = i.types[j];
4614 if ((overlap.bitfield.imm8
4615 || overlap.bitfield.imm8s
4616 || overlap.bitfield.imm16
4617 || overlap.bitfield.imm32
4618 || overlap.bitfield.imm32s
4619 || overlap.bitfield.imm64)
4620 && !operand_type_equal (&overlap, &imm8)
4621 && !operand_type_equal (&overlap, &imm8s)
4622 && !operand_type_equal (&overlap, &imm16)
4623 && !operand_type_equal (&overlap, &imm32)
4624 && !operand_type_equal (&overlap, &imm32s)
4625 && !operand_type_equal (&overlap, &imm64))
4627 if (i.suffix)
4629 i386_operand_type temp;
4631 operand_type_set (&temp, 0);
4632 if (i.suffix == BYTE_MNEM_SUFFIX)
4634 temp.bitfield.imm8 = overlap.bitfield.imm8;
4635 temp.bitfield.imm8s = overlap.bitfield.imm8s;
4637 else if (i.suffix == WORD_MNEM_SUFFIX)
4638 temp.bitfield.imm16 = overlap.bitfield.imm16;
4639 else if (i.suffix == QWORD_MNEM_SUFFIX)
4641 temp.bitfield.imm64 = overlap.bitfield.imm64;
4642 temp.bitfield.imm32s = overlap.bitfield.imm32s;
4644 else
4645 temp.bitfield.imm32 = overlap.bitfield.imm32;
4646 overlap = temp;
4648 else if (operand_type_equal (&overlap, &imm16_32_32s)
4649 || operand_type_equal (&overlap, &imm16_32)
4650 || operand_type_equal (&overlap, &imm16_32s))
4652 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
4653 overlap = imm16;
4654 else
4655 overlap = imm32s;
4657 if (!operand_type_equal (&overlap, &imm8)
4658 && !operand_type_equal (&overlap, &imm8s)
4659 && !operand_type_equal (&overlap, &imm16)
4660 && !operand_type_equal (&overlap, &imm32)
4661 && !operand_type_equal (&overlap, &imm32s)
4662 && !operand_type_equal (&overlap, &imm64))
4664 as_bad (_("no instruction mnemonic suffix given; "
4665 "can't determine immediate size"));
4666 return 0;
4669 i.types[j] = overlap;
4671 return 1;
4674 static int
4675 finalize_imm (void)
4677 unsigned int j, n;
4679 /* Update the first 2 immediate operands. */
4680 n = i.operands > 2 ? 2 : i.operands;
4681 if (n)
4683 for (j = 0; j < n; j++)
4684 if (update_imm (j) == 0)
4685 return 0;
4687 /* The 3rd operand can't be immediate operand. */
4688 gas_assert (operand_type_check (i.types[2], imm) == 0);
4691 return 1;
4694 static int
4695 bad_implicit_operand (int xmm)
4697 const char *ireg = xmm ? "xmm0" : "ymm0";
4699 if (intel_syntax)
4700 as_bad (_("the last operand of `%s' must be `%s%s'"),
4701 i.tm.name, register_prefix, ireg);
4702 else
4703 as_bad (_("the first operand of `%s' must be `%s%s'"),
4704 i.tm.name, register_prefix, ireg);
4705 return 0;
4708 static int
4709 process_operands (void)
4711 /* Default segment register this instruction will use for memory
4712 accesses. 0 means unknown. This is only for optimizing out
4713 unnecessary segment overrides. */
4714 const seg_entry *default_seg = 0;
4716 if (i.tm.opcode_modifier.sse2avx
4717 && (i.tm.opcode_modifier.vexnds
4718 || i.tm.opcode_modifier.vexndd))
4720 unsigned int dupl = i.operands;
4721 unsigned int dest = dupl - 1;
4722 unsigned int j;
4724 /* The destination must be an xmm register. */
4725 gas_assert (i.reg_operands
4726 && MAX_OPERANDS > dupl
4727 && operand_type_equal (&i.types[dest], &regxmm));
4729 if (i.tm.opcode_modifier.firstxmm0)
4731 /* The first operand is implicit and must be xmm0. */
4732 gas_assert (operand_type_equal (&i.types[0], &regxmm));
4733 if (i.op[0].regs->reg_num != 0)
4734 return bad_implicit_operand (1);
4736 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
4738 /* Keep xmm0 for instructions with VEX prefix and 3
4739 sources. */
4740 goto duplicate;
4742 else
4744 /* We remove the first xmm0 and keep the number of
4745 operands unchanged, which in fact duplicates the
4746 destination. */
4747 for (j = 1; j < i.operands; j++)
4749 i.op[j - 1] = i.op[j];
4750 i.types[j - 1] = i.types[j];
4751 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
4755 else if (i.tm.opcode_modifier.implicit1stxmm0)
4757 gas_assert ((MAX_OPERANDS - 1) > dupl
4758 && (i.tm.opcode_modifier.vexsources
4759 == VEX3SOURCES));
4761 /* Add the implicit xmm0 for instructions with VEX prefix
4762 and 3 sources. */
4763 for (j = i.operands; j > 0; j--)
4765 i.op[j] = i.op[j - 1];
4766 i.types[j] = i.types[j - 1];
4767 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
4769 i.op[0].regs
4770 = (const reg_entry *) hash_find (reg_hash, "xmm0");
4771 i.types[0] = regxmm;
4772 i.tm.operand_types[0] = regxmm;
4774 i.operands += 2;
4775 i.reg_operands += 2;
4776 i.tm.operands += 2;
4778 dupl++;
4779 dest++;
4780 i.op[dupl] = i.op[dest];
4781 i.types[dupl] = i.types[dest];
4782 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
4784 else
4786 duplicate:
4787 i.operands++;
4788 i.reg_operands++;
4789 i.tm.operands++;
4791 i.op[dupl] = i.op[dest];
4792 i.types[dupl] = i.types[dest];
4793 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
4796 if (i.tm.opcode_modifier.immext)
4797 process_immext ();
4799 else if (i.tm.opcode_modifier.firstxmm0)
4801 unsigned int j;
4803 /* The first operand is implicit and must be xmm0/ymm0. */
4804 gas_assert (i.reg_operands
4805 && (operand_type_equal (&i.types[0], &regxmm)
4806 || operand_type_equal (&i.types[0], &regymm)));
4807 if (i.op[0].regs->reg_num != 0)
4808 return bad_implicit_operand (i.types[0].bitfield.regxmm);
4810 for (j = 1; j < i.operands; j++)
4812 i.op[j - 1] = i.op[j];
4813 i.types[j - 1] = i.types[j];
4815 /* We need to adjust fields in i.tm since they are used by
4816 build_modrm_byte. */
4817 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
4820 i.operands--;
4821 i.reg_operands--;
4822 i.tm.operands--;
4824 else if (i.tm.opcode_modifier.regkludge)
4826 /* The imul $imm, %reg instruction is converted into
4827 imul $imm, %reg, %reg, and the clr %reg instruction
4828 is converted into xor %reg, %reg. */
4830 unsigned int first_reg_op;
4832 if (operand_type_check (i.types[0], reg))
4833 first_reg_op = 0;
4834 else
4835 first_reg_op = 1;
4836 /* Pretend we saw the extra register operand. */
4837 gas_assert (i.reg_operands == 1
4838 && i.op[first_reg_op + 1].regs == 0);
4839 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
4840 i.types[first_reg_op + 1] = i.types[first_reg_op];
4841 i.operands++;
4842 i.reg_operands++;
4845 if (i.tm.opcode_modifier.shortform)
4847 if (i.types[0].bitfield.sreg2
4848 || i.types[0].bitfield.sreg3)
4850 if (i.tm.base_opcode == POP_SEG_SHORT
4851 && i.op[0].regs->reg_num == 1)
4853 as_bad (_("you can't `pop %scs'"), register_prefix);
4854 return 0;
4856 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
4857 if ((i.op[0].regs->reg_flags & RegRex) != 0)
4858 i.rex |= REX_B;
4860 else
4862 /* The register or float register operand is in operand
4863 0 or 1. */
4864 unsigned int op;
4866 if (i.types[0].bitfield.floatreg
4867 || operand_type_check (i.types[0], reg))
4868 op = 0;
4869 else
4870 op = 1;
4871 /* Register goes in low 3 bits of opcode. */
4872 i.tm.base_opcode |= i.op[op].regs->reg_num;
4873 if ((i.op[op].regs->reg_flags & RegRex) != 0)
4874 i.rex |= REX_B;
4875 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
4877 /* Warn about some common errors, but press on regardless.
4878 The first case can be generated by gcc (<= 2.8.1). */
4879 if (i.operands == 2)
4881 /* Reversed arguments on faddp, fsubp, etc. */
4882 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
4883 register_prefix, i.op[!intel_syntax].regs->reg_name,
4884 register_prefix, i.op[intel_syntax].regs->reg_name);
4886 else
4888 /* Extraneous `l' suffix on fp insn. */
4889 as_warn (_("translating to `%s %s%s'"), i.tm.name,
4890 register_prefix, i.op[0].regs->reg_name);
4895 else if (i.tm.opcode_modifier.modrm)
4897 /* The opcode is completed (modulo i.tm.extension_opcode which
4898 must be put into the modrm byte). Now, we make the modrm and
4899 index base bytes based on all the info we've collected. */
4901 default_seg = build_modrm_byte ();
4903 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
4905 default_seg = &ds;
4907 else if (i.tm.opcode_modifier.isstring)
4909 /* For the string instructions that allow a segment override
4910 on one of their operands, the default segment is ds. */
4911 default_seg = &ds;
4914 if (i.tm.base_opcode == 0x8d /* lea */
4915 && i.seg[0]
4916 && !quiet_warnings)
4917 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
4919 /* If a segment was explicitly specified, and the specified segment
4920 is not the default, use an opcode prefix to select it. If we
4921 never figured out what the default segment is, then default_seg
4922 will be zero at this point, and the specified segment prefix will
4923 always be used. */
4924 if ((i.seg[0]) && (i.seg[0] != default_seg))
4926 if (!add_prefix (i.seg[0]->seg_prefix))
4927 return 0;
4929 return 1;
4932 static const seg_entry *
4933 build_modrm_byte (void)
4935 const seg_entry *default_seg = 0;
4936 unsigned int source, dest;
4937 int vex_3_sources;
4939 /* The first operand of instructions with VEX prefix and 3 sources
4940 must be VEX_Imm4. */
4941 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
4942 if (vex_3_sources)
4944 unsigned int nds, reg_slot;
4945 expressionS *exp;
4947 if (i.tm.opcode_modifier.veximmext
4948 && i.tm.opcode_modifier.immext)
4950 dest = i.operands - 2;
4951 gas_assert (dest == 3);
4953 else
4954 dest = i.operands - 1;
4955 nds = dest - 1;
4957 /* This instruction must have 4 register operands
4958 or 3 register operands plus 1 memory operand.
4959 It must have VexNDS and VexImmExt. */
4960 gas_assert ((i.reg_operands == 4
4961 || (i.reg_operands == 3 && i.mem_operands == 1))
4962 && i.tm.opcode_modifier.vexnds
4963 && i.tm.opcode_modifier.veximmext
4964 && (operand_type_equal (&i.tm.operand_types[dest], &regxmm)
4965 || operand_type_equal (&i.tm.operand_types[dest], &regymm)));
4967 /* Generate an 8bit immediate operand to encode the register
4968 operand. */
4969 exp = &im_expressions[i.imm_operands++];
4970 i.op[i.operands].imms = exp;
4971 i.types[i.operands] = imm8;
4972 i.operands++;
4973 /* If VexW1 is set, the first operand is the source and
4974 the second operand is encoded in the immediate operand. */
4975 if (i.tm.opcode_modifier.vexw == VEXW1)
4977 source = 0;
4978 reg_slot = 1;
4980 else
4982 source = 1;
4983 reg_slot = 0;
4985 gas_assert ((operand_type_equal (&i.tm.operand_types[reg_slot], &regxmm)
4986 || operand_type_equal (&i.tm.operand_types[reg_slot],
4987 &regymm))
4988 && (operand_type_equal (&i.tm.operand_types[nds], &regxmm)
4989 || operand_type_equal (&i.tm.operand_types[nds],
4990 &regymm)));
4991 exp->X_op = O_constant;
4992 exp->X_add_number
4993 = ((i.op[reg_slot].regs->reg_num
4994 + ((i.op[reg_slot].regs->reg_flags & RegRex) ? 8 : 0)) << 4);
4995 i.vex.register_specifier = i.op[nds].regs;
4997 else
4998 source = dest = 0;
5000 /* i.reg_operands MUST be the number of real register operands;
5001 implicit registers do not count. If there are 3 register
5002 operands, it must be a instruction with VexNDS. For a
5003 instruction with VexNDD, the destination register is encoded
5004 in VEX prefix. If there are 4 register operands, it must be
5005 a instruction with VEX prefix and 3 sources. */
5006 if (i.mem_operands == 0
5007 && ((i.reg_operands == 2
5008 && !i.tm.opcode_modifier.vexndd
5009 && !i.tm.opcode_modifier.vexlwp)
5010 || (i.reg_operands == 3
5011 && i.tm.opcode_modifier.vexnds)
5012 || (i.reg_operands == 4 && vex_3_sources)))
5014 switch (i.operands)
5016 case 2:
5017 source = 0;
5018 break;
5019 case 3:
5020 /* When there are 3 operands, one of them may be immediate,
5021 which may be the first or the last operand. Otherwise,
5022 the first operand must be shift count register (cl) or it
5023 is an instruction with VexNDS. */
5024 gas_assert (i.imm_operands == 1
5025 || (i.imm_operands == 0
5026 && (i.tm.opcode_modifier.vexnds
5027 || i.types[0].bitfield.shiftcount)));
5028 if (operand_type_check (i.types[0], imm)
5029 || i.types[0].bitfield.shiftcount)
5030 source = 1;
5031 else
5032 source = 0;
5033 break;
5034 case 4:
5035 /* When there are 4 operands, the first two must be 8bit
5036 immediate operands. The source operand will be the 3rd
5037 one.
5039 For instructions with VexNDS, if the first operand
5040 an imm8, the source operand is the 2nd one. If the last
5041 operand is imm8, the source operand is the first one. */
5042 gas_assert ((i.imm_operands == 2
5043 && i.types[0].bitfield.imm8
5044 && i.types[1].bitfield.imm8)
5045 || (i.tm.opcode_modifier.vexnds
5046 && i.imm_operands == 1
5047 && (i.types[0].bitfield.imm8
5048 || i.types[i.operands - 1].bitfield.imm8)));
5049 if (i.tm.opcode_modifier.vexnds)
5051 if (i.types[0].bitfield.imm8)
5052 source = 1;
5053 else
5054 source = 0;
5056 else
5057 source = 2;
5058 break;
5059 case 5:
5060 break;
5061 default:
5062 abort ();
5065 if (!vex_3_sources)
5067 dest = source + 1;
5069 if (i.tm.opcode_modifier.vexnds)
5071 /* For instructions with VexNDS, the register-only
5072 source operand must be XMM or YMM register. It is
5073 encoded in VEX prefix. We need to clear RegMem bit
5074 before calling operand_type_equal. */
5075 i386_operand_type op = i.tm.operand_types[dest];
5076 op.bitfield.regmem = 0;
5077 if ((dest + 1) >= i.operands
5078 || (!operand_type_equal (&op, &regxmm)
5079 && !operand_type_equal (&op, &regymm)))
5080 abort ();
5081 i.vex.register_specifier = i.op[dest].regs;
5082 dest++;
5086 i.rm.mode = 3;
5087 /* One of the register operands will be encoded in the i.tm.reg
5088 field, the other in the combined i.tm.mode and i.tm.regmem
5089 fields. If no form of this instruction supports a memory
5090 destination operand, then we assume the source operand may
5091 sometimes be a memory operand and so we need to store the
5092 destination in the i.rm.reg field. */
5093 if (!i.tm.operand_types[dest].bitfield.regmem
5094 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
5096 i.rm.reg = i.op[dest].regs->reg_num;
5097 i.rm.regmem = i.op[source].regs->reg_num;
5098 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
5099 i.rex |= REX_R;
5100 if ((i.op[source].regs->reg_flags & RegRex) != 0)
5101 i.rex |= REX_B;
5103 else
5105 i.rm.reg = i.op[source].regs->reg_num;
5106 i.rm.regmem = i.op[dest].regs->reg_num;
5107 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
5108 i.rex |= REX_B;
5109 if ((i.op[source].regs->reg_flags & RegRex) != 0)
5110 i.rex |= REX_R;
5112 if (flag_code != CODE_64BIT && (i.rex & (REX_R | REX_B)))
5114 if (!i.types[0].bitfield.control
5115 && !i.types[1].bitfield.control)
5116 abort ();
5117 i.rex &= ~(REX_R | REX_B);
5118 add_prefix (LOCK_PREFIX_OPCODE);
5121 else
5122 { /* If it's not 2 reg operands... */
5123 unsigned int mem;
5125 if (i.mem_operands)
5127 unsigned int fake_zero_displacement = 0;
5128 unsigned int op;
5130 for (op = 0; op < i.operands; op++)
5131 if (operand_type_check (i.types[op], anymem))
5132 break;
5133 gas_assert (op < i.operands);
5135 default_seg = &ds;
5137 if (i.base_reg == 0)
5139 i.rm.mode = 0;
5140 if (!i.disp_operands)
5141 fake_zero_displacement = 1;
5142 if (i.index_reg == 0)
5144 /* Operand is just <disp> */
5145 if (flag_code == CODE_64BIT)
5147 /* 64bit mode overwrites the 32bit absolute
5148 addressing by RIP relative addressing and
5149 absolute addressing is encoded by one of the
5150 redundant SIB forms. */
5151 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
5152 i.sib.base = NO_BASE_REGISTER;
5153 i.sib.index = NO_INDEX_REGISTER;
5154 i.types[op] = ((i.prefix[ADDR_PREFIX] == 0)
5155 ? disp32s : disp32);
5157 else if ((flag_code == CODE_16BIT)
5158 ^ (i.prefix[ADDR_PREFIX] != 0))
5160 i.rm.regmem = NO_BASE_REGISTER_16;
5161 i.types[op] = disp16;
5163 else
5165 i.rm.regmem = NO_BASE_REGISTER;
5166 i.types[op] = disp32;
5169 else /* !i.base_reg && i.index_reg */
5171 if (i.index_reg->reg_num == RegEiz
5172 || i.index_reg->reg_num == RegRiz)
5173 i.sib.index = NO_INDEX_REGISTER;
5174 else
5175 i.sib.index = i.index_reg->reg_num;
5176 i.sib.base = NO_BASE_REGISTER;
5177 i.sib.scale = i.log2_scale_factor;
5178 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
5179 i.types[op].bitfield.disp8 = 0;
5180 i.types[op].bitfield.disp16 = 0;
5181 i.types[op].bitfield.disp64 = 0;
5182 if (flag_code != CODE_64BIT)
5184 /* Must be 32 bit */
5185 i.types[op].bitfield.disp32 = 1;
5186 i.types[op].bitfield.disp32s = 0;
5188 else
5190 i.types[op].bitfield.disp32 = 0;
5191 i.types[op].bitfield.disp32s = 1;
5193 if ((i.index_reg->reg_flags & RegRex) != 0)
5194 i.rex |= REX_X;
5197 /* RIP addressing for 64bit mode. */
5198 else if (i.base_reg->reg_num == RegRip ||
5199 i.base_reg->reg_num == RegEip)
5201 i.rm.regmem = NO_BASE_REGISTER;
5202 i.types[op].bitfield.disp8 = 0;
5203 i.types[op].bitfield.disp16 = 0;
5204 i.types[op].bitfield.disp32 = 0;
5205 i.types[op].bitfield.disp32s = 1;
5206 i.types[op].bitfield.disp64 = 0;
5207 i.flags[op] |= Operand_PCrel;
5208 if (! i.disp_operands)
5209 fake_zero_displacement = 1;
5211 else if (i.base_reg->reg_type.bitfield.reg16)
5213 switch (i.base_reg->reg_num)
5215 case 3: /* (%bx) */
5216 if (i.index_reg == 0)
5217 i.rm.regmem = 7;
5218 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
5219 i.rm.regmem = i.index_reg->reg_num - 6;
5220 break;
5221 case 5: /* (%bp) */
5222 default_seg = &ss;
5223 if (i.index_reg == 0)
5225 i.rm.regmem = 6;
5226 if (operand_type_check (i.types[op], disp) == 0)
5228 /* fake (%bp) into 0(%bp) */
5229 i.types[op].bitfield.disp8 = 1;
5230 fake_zero_displacement = 1;
5233 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
5234 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
5235 break;
5236 default: /* (%si) -> 4 or (%di) -> 5 */
5237 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
5239 i.rm.mode = mode_from_disp_size (i.types[op]);
5241 else /* i.base_reg and 32/64 bit mode */
5243 if (flag_code == CODE_64BIT
5244 && operand_type_check (i.types[op], disp))
5246 i386_operand_type temp;
5247 operand_type_set (&temp, 0);
5248 temp.bitfield.disp8 = i.types[op].bitfield.disp8;
5249 i.types[op] = temp;
5250 if (i.prefix[ADDR_PREFIX] == 0)
5251 i.types[op].bitfield.disp32s = 1;
5252 else
5253 i.types[op].bitfield.disp32 = 1;
5256 i.rm.regmem = i.base_reg->reg_num;
5257 if ((i.base_reg->reg_flags & RegRex) != 0)
5258 i.rex |= REX_B;
5259 i.sib.base = i.base_reg->reg_num;
5260 /* x86-64 ignores REX prefix bit here to avoid decoder
5261 complications. */
5262 if ((i.base_reg->reg_num & 7) == EBP_REG_NUM)
5264 default_seg = &ss;
5265 if (i.disp_operands == 0)
5267 fake_zero_displacement = 1;
5268 i.types[op].bitfield.disp8 = 1;
5271 else if (i.base_reg->reg_num == ESP_REG_NUM)
5273 default_seg = &ss;
5275 i.sib.scale = i.log2_scale_factor;
5276 if (i.index_reg == 0)
5278 /* <disp>(%esp) becomes two byte modrm with no index
5279 register. We've already stored the code for esp
5280 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
5281 Any base register besides %esp will not use the
5282 extra modrm byte. */
5283 i.sib.index = NO_INDEX_REGISTER;
5285 else
5287 if (i.index_reg->reg_num == RegEiz
5288 || i.index_reg->reg_num == RegRiz)
5289 i.sib.index = NO_INDEX_REGISTER;
5290 else
5291 i.sib.index = i.index_reg->reg_num;
5292 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
5293 if ((i.index_reg->reg_flags & RegRex) != 0)
5294 i.rex |= REX_X;
5297 if (i.disp_operands
5298 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5299 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
5300 i.rm.mode = 0;
5301 else
5302 i.rm.mode = mode_from_disp_size (i.types[op]);
5305 if (fake_zero_displacement)
5307 /* Fakes a zero displacement assuming that i.types[op]
5308 holds the correct displacement size. */
5309 expressionS *exp;
5311 gas_assert (i.op[op].disps == 0);
5312 exp = &disp_expressions[i.disp_operands++];
5313 i.op[op].disps = exp;
5314 exp->X_op = O_constant;
5315 exp->X_add_number = 0;
5316 exp->X_add_symbol = (symbolS *) 0;
5317 exp->X_op_symbol = (symbolS *) 0;
5320 mem = op;
5322 else
5323 mem = ~0;
5325 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5327 if (operand_type_check (i.types[0], imm))
5328 i.vex.register_specifier = NULL;
5329 else
5331 /* VEX.vvvv encodes one of the sources when the first
5332 operand is not an immediate. */
5333 if (i.tm.opcode_modifier.vexw == VEXW0)
5334 i.vex.register_specifier = i.op[0].regs;
5335 else
5336 i.vex.register_specifier = i.op[1].regs;
5339 /* Destination is a XMM register encoded in the ModRM.reg
5340 and VEX.R bit. */
5341 i.rm.reg = i.op[2].regs->reg_num;
5342 if ((i.op[2].regs->reg_flags & RegRex) != 0)
5343 i.rex |= REX_R;
5345 /* ModRM.rm and VEX.B encodes the other source. */
5346 if (!i.mem_operands)
5348 i.rm.mode = 3;
5350 if (i.tm.opcode_modifier.vexw == VEXW0)
5351 i.rm.regmem = i.op[1].regs->reg_num;
5352 else
5353 i.rm.regmem = i.op[0].regs->reg_num;
5355 if ((i.op[1].regs->reg_flags & RegRex) != 0)
5356 i.rex |= REX_B;
5359 else if (i.tm.opcode_modifier.vexlwp)
5361 i.vex.register_specifier = i.op[2].regs;
5362 if (!i.mem_operands)
5364 i.rm.mode = 3;
5365 i.rm.regmem = i.op[1].regs->reg_num;
5366 if ((i.op[1].regs->reg_flags & RegRex) != 0)
5367 i.rex |= REX_B;
5370 /* Fill in i.rm.reg or i.rm.regmem field with register operand
5371 (if any) based on i.tm.extension_opcode. Again, we must be
5372 careful to make sure that segment/control/debug/test/MMX
5373 registers are coded into the i.rm.reg field. */
5374 else if (i.reg_operands)
5376 unsigned int op;
5377 unsigned int vex_reg = ~0;
5379 for (op = 0; op < i.operands; op++)
5380 if (i.types[op].bitfield.reg8
5381 || i.types[op].bitfield.reg16
5382 || i.types[op].bitfield.reg32
5383 || i.types[op].bitfield.reg64
5384 || i.types[op].bitfield.regmmx
5385 || i.types[op].bitfield.regxmm
5386 || i.types[op].bitfield.regymm
5387 || i.types[op].bitfield.sreg2
5388 || i.types[op].bitfield.sreg3
5389 || i.types[op].bitfield.control
5390 || i.types[op].bitfield.debug
5391 || i.types[op].bitfield.test)
5392 break;
5394 if (vex_3_sources)
5395 op = dest;
5396 else if (i.tm.opcode_modifier.vexnds)
5398 /* For instructions with VexNDS, the register-only
5399 source operand is encoded in VEX prefix. */
5400 gas_assert (mem != (unsigned int) ~0);
5402 if (op > mem)
5404 vex_reg = op++;
5405 gas_assert (op < i.operands);
5407 else
5409 vex_reg = op + 1;
5410 gas_assert (vex_reg < i.operands);
5413 else if (i.tm.opcode_modifier.vexndd)
5415 /* For instructions with VexNDD, there should be
5416 no memory operand and the register destination
5417 is encoded in VEX prefix. */
5418 gas_assert (i.mem_operands == 0
5419 && (op + 2) == i.operands);
5420 vex_reg = op + 1;
5422 else
5423 gas_assert (op < i.operands);
5425 if (vex_reg != (unsigned int) ~0)
5427 gas_assert (i.reg_operands == 2);
5429 if (!operand_type_equal (&i.tm.operand_types[vex_reg],
5430 &regxmm)
5431 && !operand_type_equal (&i.tm.operand_types[vex_reg],
5432 &regymm))
5433 abort ();
5435 i.vex.register_specifier = i.op[vex_reg].regs;
5438 /* Don't set OP operand twice. */
5439 if (vex_reg != op)
5441 /* If there is an extension opcode to put here, the
5442 register number must be put into the regmem field. */
5443 if (i.tm.extension_opcode != None)
5445 i.rm.regmem = i.op[op].regs->reg_num;
5446 if ((i.op[op].regs->reg_flags & RegRex) != 0)
5447 i.rex |= REX_B;
5449 else
5451 i.rm.reg = i.op[op].regs->reg_num;
5452 if ((i.op[op].regs->reg_flags & RegRex) != 0)
5453 i.rex |= REX_R;
5457 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
5458 must set it to 3 to indicate this is a register operand
5459 in the regmem field. */
5460 if (!i.mem_operands)
5461 i.rm.mode = 3;
5464 /* Fill in i.rm.reg field with extension opcode (if any). */
5465 if (i.tm.extension_opcode != None)
5466 i.rm.reg = i.tm.extension_opcode;
5468 return default_seg;
5471 static void
5472 output_branch (void)
5474 char *p;
5475 int code16;
5476 int prefix;
5477 relax_substateT subtype;
5478 symbolS *sym;
5479 offsetT off;
5481 code16 = 0;
5482 if (flag_code == CODE_16BIT)
5483 code16 = CODE16;
5485 prefix = 0;
5486 if (i.prefix[DATA_PREFIX] != 0)
5488 prefix = 1;
5489 i.prefixes -= 1;
5490 code16 ^= CODE16;
5492 /* Pentium4 branch hints. */
5493 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
5494 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
5496 prefix++;
5497 i.prefixes--;
5499 if (i.prefix[REX_PREFIX] != 0)
5501 prefix++;
5502 i.prefixes--;
5505 if (i.prefixes != 0 && !intel_syntax)
5506 as_warn (_("skipping prefixes on this instruction"));
5508 /* It's always a symbol; End frag & setup for relax.
5509 Make sure there is enough room in this frag for the largest
5510 instruction we may generate in md_convert_frag. This is 2
5511 bytes for the opcode and room for the prefix and largest
5512 displacement. */
5513 frag_grow (prefix + 2 + 4);
5514 /* Prefix and 1 opcode byte go in fr_fix. */
5515 p = frag_more (prefix + 1);
5516 if (i.prefix[DATA_PREFIX] != 0)
5517 *p++ = DATA_PREFIX_OPCODE;
5518 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
5519 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
5520 *p++ = i.prefix[SEG_PREFIX];
5521 if (i.prefix[REX_PREFIX] != 0)
5522 *p++ = i.prefix[REX_PREFIX];
5523 *p = i.tm.base_opcode;
5525 if ((unsigned char) *p == JUMP_PC_RELATIVE)
5526 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL);
5527 else if (cpu_arch_flags.bitfield.cpui386)
5528 subtype = ENCODE_RELAX_STATE (COND_JUMP, SMALL);
5529 else
5530 subtype = ENCODE_RELAX_STATE (COND_JUMP86, SMALL);
5531 subtype |= code16;
5533 sym = i.op[0].disps->X_add_symbol;
5534 off = i.op[0].disps->X_add_number;
5536 if (i.op[0].disps->X_op != O_constant
5537 && i.op[0].disps->X_op != O_symbol)
5539 /* Handle complex expressions. */
5540 sym = make_expr_symbol (i.op[0].disps);
5541 off = 0;
5544 /* 1 possible extra opcode + 4 byte displacement go in var part.
5545 Pass reloc in fr_var. */
5546 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
5549 static void
5550 output_jump (void)
5552 char *p;
5553 int size;
5554 fixS *fixP;
5556 if (i.tm.opcode_modifier.jumpbyte)
5558 /* This is a loop or jecxz type instruction. */
5559 size = 1;
5560 if (i.prefix[ADDR_PREFIX] != 0)
5562 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
5563 i.prefixes -= 1;
5565 /* Pentium4 branch hints. */
5566 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
5567 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
5569 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
5570 i.prefixes--;
5573 else
5575 int code16;
5577 code16 = 0;
5578 if (flag_code == CODE_16BIT)
5579 code16 = CODE16;
5581 if (i.prefix[DATA_PREFIX] != 0)
5583 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
5584 i.prefixes -= 1;
5585 code16 ^= CODE16;
5588 size = 4;
5589 if (code16)
5590 size = 2;
5593 if (i.prefix[REX_PREFIX] != 0)
5595 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
5596 i.prefixes -= 1;
5599 if (i.prefixes != 0 && !intel_syntax)
5600 as_warn (_("skipping prefixes on this instruction"));
5602 p = frag_more (1 + size);
5603 *p++ = i.tm.base_opcode;
5605 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
5606 i.op[0].disps, 1, reloc (size, 1, 1, i.reloc[0]));
5608 /* All jumps handled here are signed, but don't use a signed limit
5609 check for 32 and 16 bit jumps as we want to allow wrap around at
5610 4G and 64k respectively. */
5611 if (size == 1)
5612 fixP->fx_signed = 1;
5615 static void
5616 output_interseg_jump (void)
5618 char *p;
5619 int size;
5620 int prefix;
5621 int code16;
5623 code16 = 0;
5624 if (flag_code == CODE_16BIT)
5625 code16 = CODE16;
5627 prefix = 0;
5628 if (i.prefix[DATA_PREFIX] != 0)
5630 prefix = 1;
5631 i.prefixes -= 1;
5632 code16 ^= CODE16;
5634 if (i.prefix[REX_PREFIX] != 0)
5636 prefix++;
5637 i.prefixes -= 1;
5640 size = 4;
5641 if (code16)
5642 size = 2;
5644 if (i.prefixes != 0 && !intel_syntax)
5645 as_warn (_("skipping prefixes on this instruction"));
5647 /* 1 opcode; 2 segment; offset */
5648 p = frag_more (prefix + 1 + 2 + size);
5650 if (i.prefix[DATA_PREFIX] != 0)
5651 *p++ = DATA_PREFIX_OPCODE;
5653 if (i.prefix[REX_PREFIX] != 0)
5654 *p++ = i.prefix[REX_PREFIX];
5656 *p++ = i.tm.base_opcode;
5657 if (i.op[1].imms->X_op == O_constant)
5659 offsetT n = i.op[1].imms->X_add_number;
5661 if (size == 2
5662 && !fits_in_unsigned_word (n)
5663 && !fits_in_signed_word (n))
5665 as_bad (_("16-bit jump out of range"));
5666 return;
5668 md_number_to_chars (p, n, size);
5670 else
5671 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
5672 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
5673 if (i.op[0].imms->X_op != O_constant)
5674 as_bad (_("can't handle non absolute segment in `%s'"),
5675 i.tm.name);
5676 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
5679 static void
5680 output_insn (void)
5682 fragS *insn_start_frag;
5683 offsetT insn_start_off;
5685 /* Tie dwarf2 debug info to the address at the start of the insn.
5686 We can't do this after the insn has been output as the current
5687 frag may have been closed off. eg. by frag_var. */
5688 dwarf2_emit_insn (0);
5690 insn_start_frag = frag_now;
5691 insn_start_off = frag_now_fix ();
5693 /* Output jumps. */
5694 if (i.tm.opcode_modifier.jump)
5695 output_branch ();
5696 else if (i.tm.opcode_modifier.jumpbyte
5697 || i.tm.opcode_modifier.jumpdword)
5698 output_jump ();
5699 else if (i.tm.opcode_modifier.jumpintersegment)
5700 output_interseg_jump ();
5701 else
5703 /* Output normal instructions here. */
5704 char *p;
5705 unsigned char *q;
5706 unsigned int j;
5707 unsigned int prefix;
5709 /* Since the VEX prefix contains the implicit prefix, we don't
5710 need the explicit prefix. */
5711 if (!i.tm.opcode_modifier.vex)
5713 switch (i.tm.opcode_length)
5715 case 3:
5716 if (i.tm.base_opcode & 0xff000000)
5718 prefix = (i.tm.base_opcode >> 24) & 0xff;
5719 goto check_prefix;
5721 break;
5722 case 2:
5723 if ((i.tm.base_opcode & 0xff0000) != 0)
5725 prefix = (i.tm.base_opcode >> 16) & 0xff;
5726 if (i.tm.cpu_flags.bitfield.cpupadlock)
5728 check_prefix:
5729 if (prefix != REPE_PREFIX_OPCODE
5730 || (i.prefix[REP_PREFIX]
5731 != REPE_PREFIX_OPCODE))
5732 add_prefix (prefix);
5734 else
5735 add_prefix (prefix);
5737 break;
5738 case 1:
5739 break;
5740 default:
5741 abort ();
5744 /* The prefix bytes. */
5745 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
5746 if (*q)
5747 FRAG_APPEND_1_CHAR (*q);
5750 if (i.tm.opcode_modifier.vex)
5752 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
5753 if (*q)
5754 switch (j)
5756 case REX_PREFIX:
5757 /* REX byte is encoded in VEX prefix. */
5758 break;
5759 case SEG_PREFIX:
5760 case ADDR_PREFIX:
5761 FRAG_APPEND_1_CHAR (*q);
5762 break;
5763 default:
5764 /* There should be no other prefixes for instructions
5765 with VEX prefix. */
5766 abort ();
5769 /* Now the VEX prefix. */
5770 p = frag_more (i.vex.length);
5771 for (j = 0; j < i.vex.length; j++)
5772 p[j] = i.vex.bytes[j];
5775 /* Now the opcode; be careful about word order here! */
5776 if (i.tm.opcode_length == 1)
5778 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
5780 else
5782 switch (i.tm.opcode_length)
5784 case 3:
5785 p = frag_more (3);
5786 *p++ = (i.tm.base_opcode >> 16) & 0xff;
5787 break;
5788 case 2:
5789 p = frag_more (2);
5790 break;
5791 default:
5792 abort ();
5793 break;
5796 /* Put out high byte first: can't use md_number_to_chars! */
5797 *p++ = (i.tm.base_opcode >> 8) & 0xff;
5798 *p = i.tm.base_opcode & 0xff;
5801 /* Now the modrm byte and sib byte (if present). */
5802 if (i.tm.opcode_modifier.modrm)
5804 FRAG_APPEND_1_CHAR ((i.rm.regmem << 0
5805 | i.rm.reg << 3
5806 | i.rm.mode << 6));
5807 /* If i.rm.regmem == ESP (4)
5808 && i.rm.mode != (Register mode)
5809 && not 16 bit
5810 ==> need second modrm byte. */
5811 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
5812 && i.rm.mode != 3
5813 && !(i.base_reg && i.base_reg->reg_type.bitfield.reg16))
5814 FRAG_APPEND_1_CHAR ((i.sib.base << 0
5815 | i.sib.index << 3
5816 | i.sib.scale << 6));
5819 if (i.disp_operands)
5820 output_disp (insn_start_frag, insn_start_off);
5822 if (i.imm_operands)
5823 output_imm (insn_start_frag, insn_start_off);
5826 #ifdef DEBUG386
5827 if (flag_debug)
5829 pi ("" /*line*/, &i);
5831 #endif /* DEBUG386 */
5834 /* Return the size of the displacement operand N. */
5836 static int
5837 disp_size (unsigned int n)
5839 int size = 4;
5840 if (i.types[n].bitfield.disp64)
5841 size = 8;
5842 else if (i.types[n].bitfield.disp8)
5843 size = 1;
5844 else if (i.types[n].bitfield.disp16)
5845 size = 2;
5846 return size;
5849 /* Return the size of the immediate operand N. */
5851 static int
5852 imm_size (unsigned int n)
5854 int size = 4;
5855 if (i.types[n].bitfield.imm64)
5856 size = 8;
5857 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
5858 size = 1;
5859 else if (i.types[n].bitfield.imm16)
5860 size = 2;
5861 return size;
5864 static void
5865 output_disp (fragS *insn_start_frag, offsetT insn_start_off)
5867 char *p;
5868 unsigned int n;
5870 for (n = 0; n < i.operands; n++)
5872 if (operand_type_check (i.types[n], disp))
5874 if (i.op[n].disps->X_op == O_constant)
5876 int size = disp_size (n);
5877 offsetT val;
5879 val = offset_in_range (i.op[n].disps->X_add_number,
5880 size);
5881 p = frag_more (size);
5882 md_number_to_chars (p, val, size);
5884 else
5886 enum bfd_reloc_code_real reloc_type;
5887 int size = disp_size (n);
5888 int sign = i.types[n].bitfield.disp32s;
5889 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
5891 /* We can't have 8 bit displacement here. */
5892 gas_assert (!i.types[n].bitfield.disp8);
5894 /* The PC relative address is computed relative
5895 to the instruction boundary, so in case immediate
5896 fields follows, we need to adjust the value. */
5897 if (pcrel && i.imm_operands)
5899 unsigned int n1;
5900 int sz = 0;
5902 for (n1 = 0; n1 < i.operands; n1++)
5903 if (operand_type_check (i.types[n1], imm))
5905 /* Only one immediate is allowed for PC
5906 relative address. */
5907 gas_assert (sz == 0);
5908 sz = imm_size (n1);
5909 i.op[n].disps->X_add_number -= sz;
5911 /* We should find the immediate. */
5912 gas_assert (sz != 0);
5915 p = frag_more (size);
5916 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
5917 if (GOT_symbol
5918 && GOT_symbol == i.op[n].disps->X_add_symbol
5919 && (((reloc_type == BFD_RELOC_32
5920 || reloc_type == BFD_RELOC_X86_64_32S
5921 || (reloc_type == BFD_RELOC_64
5922 && object_64bit))
5923 && (i.op[n].disps->X_op == O_symbol
5924 || (i.op[n].disps->X_op == O_add
5925 && ((symbol_get_value_expression
5926 (i.op[n].disps->X_op_symbol)->X_op)
5927 == O_subtract))))
5928 || reloc_type == BFD_RELOC_32_PCREL))
5930 offsetT add;
5932 if (insn_start_frag == frag_now)
5933 add = (p - frag_now->fr_literal) - insn_start_off;
5934 else
5936 fragS *fr;
5938 add = insn_start_frag->fr_fix - insn_start_off;
5939 for (fr = insn_start_frag->fr_next;
5940 fr && fr != frag_now; fr = fr->fr_next)
5941 add += fr->fr_fix;
5942 add += p - frag_now->fr_literal;
5945 if (!object_64bit)
5947 reloc_type = BFD_RELOC_386_GOTPC;
5948 i.op[n].imms->X_add_number += add;
5950 else if (reloc_type == BFD_RELOC_64)
5951 reloc_type = BFD_RELOC_X86_64_GOTPC64;
5952 else
5953 /* Don't do the adjustment for x86-64, as there
5954 the pcrel addressing is relative to the _next_
5955 insn, and that is taken care of in other code. */
5956 reloc_type = BFD_RELOC_X86_64_GOTPC32;
5958 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
5959 i.op[n].disps, pcrel, reloc_type);
5965 static void
5966 output_imm (fragS *insn_start_frag, offsetT insn_start_off)
5968 char *p;
5969 unsigned int n;
5971 for (n = 0; n < i.operands; n++)
5973 if (operand_type_check (i.types[n], imm))
5975 if (i.op[n].imms->X_op == O_constant)
5977 int size = imm_size (n);
5978 offsetT val;
5980 val = offset_in_range (i.op[n].imms->X_add_number,
5981 size);
5982 p = frag_more (size);
5983 md_number_to_chars (p, val, size);
5985 else
5987 /* Not absolute_section.
5988 Need a 32-bit fixup (don't support 8bit
5989 non-absolute imms). Try to support other
5990 sizes ... */
5991 enum bfd_reloc_code_real reloc_type;
5992 int size = imm_size (n);
5993 int sign;
5995 if (i.types[n].bitfield.imm32s
5996 && (i.suffix == QWORD_MNEM_SUFFIX
5997 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
5998 sign = 1;
5999 else
6000 sign = 0;
6002 p = frag_more (size);
6003 reloc_type = reloc (size, 0, sign, i.reloc[n]);
6005 /* This is tough to explain. We end up with this one if we
6006 * have operands that look like
6007 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
6008 * obtain the absolute address of the GOT, and it is strongly
6009 * preferable from a performance point of view to avoid using
6010 * a runtime relocation for this. The actual sequence of
6011 * instructions often look something like:
6013 * call .L66
6014 * .L66:
6015 * popl %ebx
6016 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
6018 * The call and pop essentially return the absolute address
6019 * of the label .L66 and store it in %ebx. The linker itself
6020 * will ultimately change the first operand of the addl so
6021 * that %ebx points to the GOT, but to keep things simple, the
6022 * .o file must have this operand set so that it generates not
6023 * the absolute address of .L66, but the absolute address of
6024 * itself. This allows the linker itself simply treat a GOTPC
6025 * relocation as asking for a pcrel offset to the GOT to be
6026 * added in, and the addend of the relocation is stored in the
6027 * operand field for the instruction itself.
6029 * Our job here is to fix the operand so that it would add
6030 * the correct offset so that %ebx would point to itself. The
6031 * thing that is tricky is that .-.L66 will point to the
6032 * beginning of the instruction, so we need to further modify
6033 * the operand so that it will point to itself. There are
6034 * other cases where you have something like:
6036 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
6038 * and here no correction would be required. Internally in
6039 * the assembler we treat operands of this form as not being
6040 * pcrel since the '.' is explicitly mentioned, and I wonder
6041 * whether it would simplify matters to do it this way. Who
6042 * knows. In earlier versions of the PIC patches, the
6043 * pcrel_adjust field was used to store the correction, but
6044 * since the expression is not pcrel, I felt it would be
6045 * confusing to do it this way. */
6047 if ((reloc_type == BFD_RELOC_32
6048 || reloc_type == BFD_RELOC_X86_64_32S
6049 || reloc_type == BFD_RELOC_64)
6050 && GOT_symbol
6051 && GOT_symbol == i.op[n].imms->X_add_symbol
6052 && (i.op[n].imms->X_op == O_symbol
6053 || (i.op[n].imms->X_op == O_add
6054 && ((symbol_get_value_expression
6055 (i.op[n].imms->X_op_symbol)->X_op)
6056 == O_subtract))))
6058 offsetT add;
6060 if (insn_start_frag == frag_now)
6061 add = (p - frag_now->fr_literal) - insn_start_off;
6062 else
6064 fragS *fr;
6066 add = insn_start_frag->fr_fix - insn_start_off;
6067 for (fr = insn_start_frag->fr_next;
6068 fr && fr != frag_now; fr = fr->fr_next)
6069 add += fr->fr_fix;
6070 add += p - frag_now->fr_literal;
6073 if (!object_64bit)
6074 reloc_type = BFD_RELOC_386_GOTPC;
6075 else if (size == 4)
6076 reloc_type = BFD_RELOC_X86_64_GOTPC32;
6077 else if (size == 8)
6078 reloc_type = BFD_RELOC_X86_64_GOTPC64;
6079 i.op[n].imms->X_add_number += add;
6081 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
6082 i.op[n].imms, 0, reloc_type);
6088 /* x86_cons_fix_new is called via the expression parsing code when a
6089 reloc is needed. We use this hook to get the correct .got reloc. */
6090 static enum bfd_reloc_code_real got_reloc = NO_RELOC;
6091 static int cons_sign = -1;
6093 void
6094 x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
6095 expressionS *exp)
6097 enum bfd_reloc_code_real r = reloc (len, 0, cons_sign, got_reloc);
6099 got_reloc = NO_RELOC;
6101 #ifdef TE_PE
6102 if (exp->X_op == O_secrel)
6104 exp->X_op = O_symbol;
6105 r = BFD_RELOC_32_SECREL;
6107 #endif
6109 fix_new_exp (frag, off, len, exp, 0, r);
6112 #if (!defined (OBJ_ELF) && !defined (OBJ_MAYBE_ELF)) || defined (LEX_AT)
6113 # define lex_got(reloc, adjust, types) NULL
6114 #else
6115 /* Parse operands of the form
6116 <symbol>@GOTOFF+<nnn>
6117 and similar .plt or .got references.
6119 If we find one, set up the correct relocation in RELOC and copy the
6120 input string, minus the `@GOTOFF' into a malloc'd buffer for
6121 parsing by the calling routine. Return this buffer, and if ADJUST
6122 is non-null set it to the length of the string we removed from the
6123 input line. Otherwise return NULL. */
6124 static char *
6125 lex_got (enum bfd_reloc_code_real *rel,
6126 int *adjust,
6127 i386_operand_type *types)
6129 /* Some of the relocations depend on the size of what field is to
6130 be relocated. But in our callers i386_immediate and i386_displacement
6131 we don't yet know the operand size (this will be set by insn
6132 matching). Hence we record the word32 relocation here,
6133 and adjust the reloc according to the real size in reloc(). */
6134 static const struct {
6135 const char *str;
6136 const enum bfd_reloc_code_real rel[2];
6137 const i386_operand_type types64;
6138 } gotrel[] = {
6139 { "PLTOFF", { _dummy_first_bfd_reloc_code_real,
6140 BFD_RELOC_X86_64_PLTOFF64 },
6141 OPERAND_TYPE_IMM64 },
6142 { "PLT", { BFD_RELOC_386_PLT32,
6143 BFD_RELOC_X86_64_PLT32 },
6144 OPERAND_TYPE_IMM32_32S_DISP32 },
6145 { "GOTPLT", { _dummy_first_bfd_reloc_code_real,
6146 BFD_RELOC_X86_64_GOTPLT64 },
6147 OPERAND_TYPE_IMM64_DISP64 },
6148 { "GOTOFF", { BFD_RELOC_386_GOTOFF,
6149 BFD_RELOC_X86_64_GOTOFF64 },
6150 OPERAND_TYPE_IMM64_DISP64 },
6151 { "GOTPCREL", { _dummy_first_bfd_reloc_code_real,
6152 BFD_RELOC_X86_64_GOTPCREL },
6153 OPERAND_TYPE_IMM32_32S_DISP32 },
6154 { "TLSGD", { BFD_RELOC_386_TLS_GD,
6155 BFD_RELOC_X86_64_TLSGD },
6156 OPERAND_TYPE_IMM32_32S_DISP32 },
6157 { "TLSLDM", { BFD_RELOC_386_TLS_LDM,
6158 _dummy_first_bfd_reloc_code_real },
6159 OPERAND_TYPE_NONE },
6160 { "TLSLD", { _dummy_first_bfd_reloc_code_real,
6161 BFD_RELOC_X86_64_TLSLD },
6162 OPERAND_TYPE_IMM32_32S_DISP32 },
6163 { "GOTTPOFF", { BFD_RELOC_386_TLS_IE_32,
6164 BFD_RELOC_X86_64_GOTTPOFF },
6165 OPERAND_TYPE_IMM32_32S_DISP32 },
6166 { "TPOFF", { BFD_RELOC_386_TLS_LE_32,
6167 BFD_RELOC_X86_64_TPOFF32 },
6168 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
6169 { "NTPOFF", { BFD_RELOC_386_TLS_LE,
6170 _dummy_first_bfd_reloc_code_real },
6171 OPERAND_TYPE_NONE },
6172 { "DTPOFF", { BFD_RELOC_386_TLS_LDO_32,
6173 BFD_RELOC_X86_64_DTPOFF32 },
6175 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
6176 { "GOTNTPOFF",{ BFD_RELOC_386_TLS_GOTIE,
6177 _dummy_first_bfd_reloc_code_real },
6178 OPERAND_TYPE_NONE },
6179 { "INDNTPOFF",{ BFD_RELOC_386_TLS_IE,
6180 _dummy_first_bfd_reloc_code_real },
6181 OPERAND_TYPE_NONE },
6182 { "GOT", { BFD_RELOC_386_GOT32,
6183 BFD_RELOC_X86_64_GOT32 },
6184 OPERAND_TYPE_IMM32_32S_64_DISP32 },
6185 { "TLSDESC", { BFD_RELOC_386_TLS_GOTDESC,
6186 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
6187 OPERAND_TYPE_IMM32_32S_DISP32 },
6188 { "TLSCALL", { BFD_RELOC_386_TLS_DESC_CALL,
6189 BFD_RELOC_X86_64_TLSDESC_CALL },
6190 OPERAND_TYPE_IMM32_32S_DISP32 },
6192 char *cp;
6193 unsigned int j;
6195 if (!IS_ELF)
6196 return NULL;
6198 for (cp = input_line_pointer; *cp != '@'; cp++)
6199 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
6200 return NULL;
6202 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
6204 int len;
6206 len = strlen (gotrel[j].str);
6207 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
6209 if (gotrel[j].rel[object_64bit] != 0)
6211 int first, second;
6212 char *tmpbuf, *past_reloc;
6214 *rel = gotrel[j].rel[object_64bit];
6215 if (adjust)
6216 *adjust = len;
6218 if (types)
6220 if (flag_code != CODE_64BIT)
6222 types->bitfield.imm32 = 1;
6223 types->bitfield.disp32 = 1;
6225 else
6226 *types = gotrel[j].types64;
6229 if (GOT_symbol == NULL)
6230 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
6232 /* The length of the first part of our input line. */
6233 first = cp - input_line_pointer;
6235 /* The second part goes from after the reloc token until
6236 (and including) an end_of_line char or comma. */
6237 past_reloc = cp + 1 + len;
6238 cp = past_reloc;
6239 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
6240 ++cp;
6241 second = cp + 1 - past_reloc;
6243 /* Allocate and copy string. The trailing NUL shouldn't
6244 be necessary, but be safe. */
6245 tmpbuf = (char *) xmalloc (first + second + 2);
6246 memcpy (tmpbuf, input_line_pointer, first);
6247 if (second != 0 && *past_reloc != ' ')
6248 /* Replace the relocation token with ' ', so that
6249 errors like foo@GOTOFF1 will be detected. */
6250 tmpbuf[first++] = ' ';
6251 memcpy (tmpbuf + first, past_reloc, second);
6252 tmpbuf[first + second] = '\0';
6253 return tmpbuf;
6256 as_bad (_("@%s reloc is not supported with %d-bit output format"),
6257 gotrel[j].str, 1 << (5 + object_64bit));
6258 return NULL;
6262 /* Might be a symbol version string. Don't as_bad here. */
6263 return NULL;
6266 void
6267 x86_cons (expressionS *exp, int size)
6269 intel_syntax = -intel_syntax;
6271 if (size == 4 || (object_64bit && size == 8))
6273 /* Handle @GOTOFF and the like in an expression. */
6274 char *save;
6275 char *gotfree_input_line;
6276 int adjust;
6278 save = input_line_pointer;
6279 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
6280 if (gotfree_input_line)
6281 input_line_pointer = gotfree_input_line;
6283 expression (exp);
6285 if (gotfree_input_line)
6287 /* expression () has merrily parsed up to the end of line,
6288 or a comma - in the wrong buffer. Transfer how far
6289 input_line_pointer has moved to the right buffer. */
6290 input_line_pointer = (save
6291 + (input_line_pointer - gotfree_input_line)
6292 + adjust);
6293 free (gotfree_input_line);
6294 if (exp->X_op == O_constant
6295 || exp->X_op == O_absent
6296 || exp->X_op == O_illegal
6297 || exp->X_op == O_register
6298 || exp->X_op == O_big)
6300 char c = *input_line_pointer;
6301 *input_line_pointer = 0;
6302 as_bad (_("missing or invalid expression `%s'"), save);
6303 *input_line_pointer = c;
6307 else
6308 expression (exp);
6310 intel_syntax = -intel_syntax;
6312 if (intel_syntax)
6313 i386_intel_simplify (exp);
6315 #endif
6317 static void
6318 signed_cons (int size)
6320 if (flag_code == CODE_64BIT)
6321 cons_sign = 1;
6322 cons (size);
6323 cons_sign = -1;
6326 #ifdef TE_PE
6327 static void
6328 pe_directive_secrel (dummy)
6329 int dummy ATTRIBUTE_UNUSED;
6331 expressionS exp;
6335 expression (&exp);
6336 if (exp.X_op == O_symbol)
6337 exp.X_op = O_secrel;
6339 emit_expr (&exp, 4);
6341 while (*input_line_pointer++ == ',');
6343 input_line_pointer--;
6344 demand_empty_rest_of_line ();
6346 #endif
6348 static int
6349 i386_immediate (char *imm_start)
6351 char *save_input_line_pointer;
6352 char *gotfree_input_line;
6353 segT exp_seg = 0;
6354 expressionS *exp;
6355 i386_operand_type types;
6357 operand_type_set (&types, ~0);
6359 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
6361 as_bad (_("at most %d immediate operands are allowed"),
6362 MAX_IMMEDIATE_OPERANDS);
6363 return 0;
6366 exp = &im_expressions[i.imm_operands++];
6367 i.op[this_operand].imms = exp;
6369 if (is_space_char (*imm_start))
6370 ++imm_start;
6372 save_input_line_pointer = input_line_pointer;
6373 input_line_pointer = imm_start;
6375 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
6376 if (gotfree_input_line)
6377 input_line_pointer = gotfree_input_line;
6379 exp_seg = expression (exp);
6381 SKIP_WHITESPACE ();
6382 if (*input_line_pointer)
6383 as_bad (_("junk `%s' after expression"), input_line_pointer);
6385 input_line_pointer = save_input_line_pointer;
6386 if (gotfree_input_line)
6388 free (gotfree_input_line);
6390 if (exp->X_op == O_constant || exp->X_op == O_register)
6391 exp->X_op = O_illegal;
6394 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
6397 static int
6398 i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
6399 i386_operand_type types, const char *imm_start)
6401 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
6403 if (imm_start)
6404 as_bad (_("missing or invalid immediate expression `%s'"),
6405 imm_start);
6406 return 0;
6408 else if (exp->X_op == O_constant)
6410 /* Size it properly later. */
6411 i.types[this_operand].bitfield.imm64 = 1;
6412 /* If BFD64, sign extend val. */
6413 if (!use_rela_relocations
6414 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
6415 exp->X_add_number
6416 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
6418 #if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
6419 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
6420 && exp_seg != absolute_section
6421 && exp_seg != text_section
6422 && exp_seg != data_section
6423 && exp_seg != bss_section
6424 && exp_seg != undefined_section
6425 && !bfd_is_com_section (exp_seg))
6427 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
6428 return 0;
6430 #endif
6431 else if (!intel_syntax && exp->X_op == O_register)
6433 if (imm_start)
6434 as_bad (_("illegal immediate register operand %s"), imm_start);
6435 return 0;
6437 else
6439 /* This is an address. The size of the address will be
6440 determined later, depending on destination register,
6441 suffix, or the default for the section. */
6442 i.types[this_operand].bitfield.imm8 = 1;
6443 i.types[this_operand].bitfield.imm16 = 1;
6444 i.types[this_operand].bitfield.imm32 = 1;
6445 i.types[this_operand].bitfield.imm32s = 1;
6446 i.types[this_operand].bitfield.imm64 = 1;
6447 i.types[this_operand] = operand_type_and (i.types[this_operand],
6448 types);
6451 return 1;
6454 static char *
6455 i386_scale (char *scale)
6457 offsetT val;
6458 char *save = input_line_pointer;
6460 input_line_pointer = scale;
6461 val = get_absolute_expression ();
6463 switch (val)
6465 case 1:
6466 i.log2_scale_factor = 0;
6467 break;
6468 case 2:
6469 i.log2_scale_factor = 1;
6470 break;
6471 case 4:
6472 i.log2_scale_factor = 2;
6473 break;
6474 case 8:
6475 i.log2_scale_factor = 3;
6476 break;
6477 default:
6479 char sep = *input_line_pointer;
6481 *input_line_pointer = '\0';
6482 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
6483 scale);
6484 *input_line_pointer = sep;
6485 input_line_pointer = save;
6486 return NULL;
6489 if (i.log2_scale_factor != 0 && i.index_reg == 0)
6491 as_warn (_("scale factor of %d without an index register"),
6492 1 << i.log2_scale_factor);
6493 i.log2_scale_factor = 0;
6495 scale = input_line_pointer;
6496 input_line_pointer = save;
6497 return scale;
6500 static int
6501 i386_displacement (char *disp_start, char *disp_end)
6503 expressionS *exp;
6504 segT exp_seg = 0;
6505 char *save_input_line_pointer;
6506 char *gotfree_input_line;
6507 int override;
6508 i386_operand_type bigdisp, types = anydisp;
6509 int ret;
6511 if (i.disp_operands == MAX_MEMORY_OPERANDS)
6513 as_bad (_("at most %d displacement operands are allowed"),
6514 MAX_MEMORY_OPERANDS);
6515 return 0;
6518 operand_type_set (&bigdisp, 0);
6519 if ((i.types[this_operand].bitfield.jumpabsolute)
6520 || (!current_templates->start->opcode_modifier.jump
6521 && !current_templates->start->opcode_modifier.jumpdword))
6523 bigdisp.bitfield.disp32 = 1;
6524 override = (i.prefix[ADDR_PREFIX] != 0);
6525 if (flag_code == CODE_64BIT)
6527 if (!override)
6529 bigdisp.bitfield.disp32s = 1;
6530 bigdisp.bitfield.disp64 = 1;
6533 else if ((flag_code == CODE_16BIT) ^ override)
6535 bigdisp.bitfield.disp32 = 0;
6536 bigdisp.bitfield.disp16 = 1;
6539 else
6541 /* For PC-relative branches, the width of the displacement
6542 is dependent upon data size, not address size. */
6543 override = (i.prefix[DATA_PREFIX] != 0);
6544 if (flag_code == CODE_64BIT)
6546 if (override || i.suffix == WORD_MNEM_SUFFIX)
6547 bigdisp.bitfield.disp16 = 1;
6548 else
6550 bigdisp.bitfield.disp32 = 1;
6551 bigdisp.bitfield.disp32s = 1;
6554 else
6556 if (!override)
6557 override = (i.suffix == (flag_code != CODE_16BIT
6558 ? WORD_MNEM_SUFFIX
6559 : LONG_MNEM_SUFFIX));
6560 bigdisp.bitfield.disp32 = 1;
6561 if ((flag_code == CODE_16BIT) ^ override)
6563 bigdisp.bitfield.disp32 = 0;
6564 bigdisp.bitfield.disp16 = 1;
6568 i.types[this_operand] = operand_type_or (i.types[this_operand],
6569 bigdisp);
6571 exp = &disp_expressions[i.disp_operands];
6572 i.op[this_operand].disps = exp;
6573 i.disp_operands++;
6574 save_input_line_pointer = input_line_pointer;
6575 input_line_pointer = disp_start;
6576 END_STRING_AND_SAVE (disp_end);
6578 #ifndef GCC_ASM_O_HACK
6579 #define GCC_ASM_O_HACK 0
6580 #endif
6581 #if GCC_ASM_O_HACK
6582 END_STRING_AND_SAVE (disp_end + 1);
6583 if (i.types[this_operand].bitfield.baseIndex
6584 && displacement_string_end[-1] == '+')
6586 /* This hack is to avoid a warning when using the "o"
6587 constraint within gcc asm statements.
6588 For instance:
6590 #define _set_tssldt_desc(n,addr,limit,type) \
6591 __asm__ __volatile__ ( \
6592 "movw %w2,%0\n\t" \
6593 "movw %w1,2+%0\n\t" \
6594 "rorl $16,%1\n\t" \
6595 "movb %b1,4+%0\n\t" \
6596 "movb %4,5+%0\n\t" \
6597 "movb $0,6+%0\n\t" \
6598 "movb %h1,7+%0\n\t" \
6599 "rorl $16,%1" \
6600 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
6602 This works great except that the output assembler ends
6603 up looking a bit weird if it turns out that there is
6604 no offset. You end up producing code that looks like:
6606 #APP
6607 movw $235,(%eax)
6608 movw %dx,2+(%eax)
6609 rorl $16,%edx
6610 movb %dl,4+(%eax)
6611 movb $137,5+(%eax)
6612 movb $0,6+(%eax)
6613 movb %dh,7+(%eax)
6614 rorl $16,%edx
6615 #NO_APP
6617 So here we provide the missing zero. */
6619 *displacement_string_end = '0';
6621 #endif
6622 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
6623 if (gotfree_input_line)
6624 input_line_pointer = gotfree_input_line;
6626 exp_seg = expression (exp);
6628 SKIP_WHITESPACE ();
6629 if (*input_line_pointer)
6630 as_bad (_("junk `%s' after expression"), input_line_pointer);
6631 #if GCC_ASM_O_HACK
6632 RESTORE_END_STRING (disp_end + 1);
6633 #endif
6634 input_line_pointer = save_input_line_pointer;
6635 if (gotfree_input_line)
6637 free (gotfree_input_line);
6639 if (exp->X_op == O_constant || exp->X_op == O_register)
6640 exp->X_op = O_illegal;
6643 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
6645 RESTORE_END_STRING (disp_end);
6647 return ret;
6650 static int
6651 i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
6652 i386_operand_type types, const char *disp_start)
6654 i386_operand_type bigdisp;
6655 int ret = 1;
6657 /* We do this to make sure that the section symbol is in
6658 the symbol table. We will ultimately change the relocation
6659 to be relative to the beginning of the section. */
6660 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
6661 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
6662 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
6664 if (exp->X_op != O_symbol)
6665 goto inv_disp;
6667 if (S_IS_LOCAL (exp->X_add_symbol)
6668 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section)
6669 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
6670 exp->X_op = O_subtract;
6671 exp->X_op_symbol = GOT_symbol;
6672 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
6673 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
6674 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
6675 i.reloc[this_operand] = BFD_RELOC_64;
6676 else
6677 i.reloc[this_operand] = BFD_RELOC_32;
6680 else if (exp->X_op == O_absent
6681 || exp->X_op == O_illegal
6682 || exp->X_op == O_big)
6684 inv_disp:
6685 as_bad (_("missing or invalid displacement expression `%s'"),
6686 disp_start);
6687 ret = 0;
6690 else if (flag_code == CODE_64BIT
6691 && !i.prefix[ADDR_PREFIX]
6692 && exp->X_op == O_constant)
6694 /* Since displacement is signed extended to 64bit, don't allow
6695 disp32 and turn off disp32s if they are out of range. */
6696 i.types[this_operand].bitfield.disp32 = 0;
6697 if (!fits_in_signed_long (exp->X_add_number))
6699 i.types[this_operand].bitfield.disp32s = 0;
6700 if (i.types[this_operand].bitfield.baseindex)
6702 as_bad (_("0x%lx out range of signed 32bit displacement"),
6703 (long) exp->X_add_number);
6704 ret = 0;
6709 #if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
6710 else if (exp->X_op != O_constant
6711 && OUTPUT_FLAVOR == bfd_target_aout_flavour
6712 && exp_seg != absolute_section
6713 && exp_seg != text_section
6714 && exp_seg != data_section
6715 && exp_seg != bss_section
6716 && exp_seg != undefined_section
6717 && !bfd_is_com_section (exp_seg))
6719 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
6720 ret = 0;
6722 #endif
6724 /* Check if this is a displacement only operand. */
6725 bigdisp = i.types[this_operand];
6726 bigdisp.bitfield.disp8 = 0;
6727 bigdisp.bitfield.disp16 = 0;
6728 bigdisp.bitfield.disp32 = 0;
6729 bigdisp.bitfield.disp32s = 0;
6730 bigdisp.bitfield.disp64 = 0;
6731 if (operand_type_all_zero (&bigdisp))
6732 i.types[this_operand] = operand_type_and (i.types[this_operand],
6733 types);
6735 return ret;
6738 /* Make sure the memory operand we've been dealt is valid.
6739 Return 1 on success, 0 on a failure. */
6741 static int
6742 i386_index_check (const char *operand_string)
6744 int ok;
6745 const char *kind = "base/index";
6746 #if INFER_ADDR_PREFIX
6747 int fudged = 0;
6749 tryprefix:
6750 #endif
6751 ok = 1;
6752 if (current_templates->start->opcode_modifier.isstring
6753 && !current_templates->start->opcode_modifier.immext
6754 && (current_templates->end[-1].opcode_modifier.isstring
6755 || i.mem_operands))
6757 /* Memory operands of string insns are special in that they only allow
6758 a single register (rDI, rSI, or rBX) as their memory address. */
6759 unsigned int expected;
6761 kind = "string address";
6763 if (current_templates->start->opcode_modifier.w)
6765 i386_operand_type type = current_templates->end[-1].operand_types[0];
6767 if (!type.bitfield.baseindex
6768 || ((!i.mem_operands != !intel_syntax)
6769 && current_templates->end[-1].operand_types[1]
6770 .bitfield.baseindex))
6771 type = current_templates->end[-1].operand_types[1];
6772 expected = type.bitfield.esseg ? 7 /* rDI */ : 6 /* rSI */;
6774 else
6775 expected = 3 /* rBX */;
6777 if (!i.base_reg || i.index_reg
6778 || operand_type_check (i.types[this_operand], disp))
6779 ok = -1;
6780 else if (!(flag_code == CODE_64BIT
6781 ? i.prefix[ADDR_PREFIX]
6782 ? i.base_reg->reg_type.bitfield.reg32
6783 : i.base_reg->reg_type.bitfield.reg64
6784 : (flag_code == CODE_16BIT) ^ !i.prefix[ADDR_PREFIX]
6785 ? i.base_reg->reg_type.bitfield.reg32
6786 : i.base_reg->reg_type.bitfield.reg16))
6787 ok = 0;
6788 else if (i.base_reg->reg_num != expected)
6789 ok = -1;
6791 if (ok < 0)
6793 unsigned int j;
6795 for (j = 0; j < i386_regtab_size; ++j)
6796 if ((flag_code == CODE_64BIT
6797 ? i.prefix[ADDR_PREFIX]
6798 ? i386_regtab[j].reg_type.bitfield.reg32
6799 : i386_regtab[j].reg_type.bitfield.reg64
6800 : (flag_code == CODE_16BIT) ^ !i.prefix[ADDR_PREFIX]
6801 ? i386_regtab[j].reg_type.bitfield.reg32
6802 : i386_regtab[j].reg_type.bitfield.reg16)
6803 && i386_regtab[j].reg_num == expected)
6804 break;
6805 gas_assert (j < i386_regtab_size);
6806 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
6807 operand_string,
6808 intel_syntax ? '[' : '(',
6809 register_prefix,
6810 i386_regtab[j].reg_name,
6811 intel_syntax ? ']' : ')');
6812 ok = 1;
6815 else if (flag_code == CODE_64BIT)
6817 if ((i.base_reg
6818 && ((i.prefix[ADDR_PREFIX] == 0
6819 && !i.base_reg->reg_type.bitfield.reg64)
6820 || (i.prefix[ADDR_PREFIX]
6821 && !i.base_reg->reg_type.bitfield.reg32))
6822 && (i.index_reg
6823 || i.base_reg->reg_num !=
6824 (i.prefix[ADDR_PREFIX] == 0 ? RegRip : RegEip)))
6825 || (i.index_reg
6826 && (!i.index_reg->reg_type.bitfield.baseindex
6827 || (i.prefix[ADDR_PREFIX] == 0
6828 && i.index_reg->reg_num != RegRiz
6829 && !i.index_reg->reg_type.bitfield.reg64
6831 || (i.prefix[ADDR_PREFIX]
6832 && i.index_reg->reg_num != RegEiz
6833 && !i.index_reg->reg_type.bitfield.reg32))))
6834 ok = 0;
6836 else
6838 if ((flag_code == CODE_16BIT) ^ (i.prefix[ADDR_PREFIX] != 0))
6840 /* 16bit checks. */
6841 if ((i.base_reg
6842 && (!i.base_reg->reg_type.bitfield.reg16
6843 || !i.base_reg->reg_type.bitfield.baseindex))
6844 || (i.index_reg
6845 && (!i.index_reg->reg_type.bitfield.reg16
6846 || !i.index_reg->reg_type.bitfield.baseindex
6847 || !(i.base_reg
6848 && i.base_reg->reg_num < 6
6849 && i.index_reg->reg_num >= 6
6850 && i.log2_scale_factor == 0))))
6851 ok = 0;
6853 else
6855 /* 32bit checks. */
6856 if ((i.base_reg
6857 && !i.base_reg->reg_type.bitfield.reg32)
6858 || (i.index_reg
6859 && ((!i.index_reg->reg_type.bitfield.reg32
6860 && i.index_reg->reg_num != RegEiz)
6861 || !i.index_reg->reg_type.bitfield.baseindex)))
6862 ok = 0;
6865 if (!ok)
6867 #if INFER_ADDR_PREFIX
6868 if (!i.mem_operands && !i.prefix[ADDR_PREFIX])
6870 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
6871 i.prefixes += 1;
6872 /* Change the size of any displacement too. At most one of
6873 Disp16 or Disp32 is set.
6874 FIXME. There doesn't seem to be any real need for separate
6875 Disp16 and Disp32 flags. The same goes for Imm16 and Imm32.
6876 Removing them would probably clean up the code quite a lot. */
6877 if (flag_code != CODE_64BIT
6878 && (i.types[this_operand].bitfield.disp16
6879 || i.types[this_operand].bitfield.disp32))
6880 i.types[this_operand]
6881 = operand_type_xor (i.types[this_operand], disp16_32);
6882 fudged = 1;
6883 goto tryprefix;
6885 if (fudged)
6886 as_bad (_("`%s' is not a valid %s expression"),
6887 operand_string,
6888 kind);
6889 else
6890 #endif
6891 as_bad (_("`%s' is not a valid %s-bit %s expression"),
6892 operand_string,
6893 flag_code_names[i.prefix[ADDR_PREFIX]
6894 ? flag_code == CODE_32BIT
6895 ? CODE_16BIT
6896 : CODE_32BIT
6897 : flag_code],
6898 kind);
6900 return ok;
6903 /* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
6904 on error. */
6906 static int
6907 i386_att_operand (char *operand_string)
6909 const reg_entry *r;
6910 char *end_op;
6911 char *op_string = operand_string;
6913 if (is_space_char (*op_string))
6914 ++op_string;
6916 /* We check for an absolute prefix (differentiating,
6917 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
6918 if (*op_string == ABSOLUTE_PREFIX)
6920 ++op_string;
6921 if (is_space_char (*op_string))
6922 ++op_string;
6923 i.types[this_operand].bitfield.jumpabsolute = 1;
6926 /* Check if operand is a register. */
6927 if ((r = parse_register (op_string, &end_op)) != NULL)
6929 i386_operand_type temp;
6931 /* Check for a segment override by searching for ':' after a
6932 segment register. */
6933 op_string = end_op;
6934 if (is_space_char (*op_string))
6935 ++op_string;
6936 if (*op_string == ':'
6937 && (r->reg_type.bitfield.sreg2
6938 || r->reg_type.bitfield.sreg3))
6940 switch (r->reg_num)
6942 case 0:
6943 i.seg[i.mem_operands] = &es;
6944 break;
6945 case 1:
6946 i.seg[i.mem_operands] = &cs;
6947 break;
6948 case 2:
6949 i.seg[i.mem_operands] = &ss;
6950 break;
6951 case 3:
6952 i.seg[i.mem_operands] = &ds;
6953 break;
6954 case 4:
6955 i.seg[i.mem_operands] = &fs;
6956 break;
6957 case 5:
6958 i.seg[i.mem_operands] = &gs;
6959 break;
6962 /* Skip the ':' and whitespace. */
6963 ++op_string;
6964 if (is_space_char (*op_string))
6965 ++op_string;
6967 if (!is_digit_char (*op_string)
6968 && !is_identifier_char (*op_string)
6969 && *op_string != '('
6970 && *op_string != ABSOLUTE_PREFIX)
6972 as_bad (_("bad memory operand `%s'"), op_string);
6973 return 0;
6975 /* Handle case of %es:*foo. */
6976 if (*op_string == ABSOLUTE_PREFIX)
6978 ++op_string;
6979 if (is_space_char (*op_string))
6980 ++op_string;
6981 i.types[this_operand].bitfield.jumpabsolute = 1;
6983 goto do_memory_reference;
6985 if (*op_string)
6987 as_bad (_("junk `%s' after register"), op_string);
6988 return 0;
6990 temp = r->reg_type;
6991 temp.bitfield.baseindex = 0;
6992 i.types[this_operand] = operand_type_or (i.types[this_operand],
6993 temp);
6994 i.types[this_operand].bitfield.unspecified = 0;
6995 i.op[this_operand].regs = r;
6996 i.reg_operands++;
6998 else if (*op_string == REGISTER_PREFIX)
7000 as_bad (_("bad register name `%s'"), op_string);
7001 return 0;
7003 else if (*op_string == IMMEDIATE_PREFIX)
7005 ++op_string;
7006 if (i.types[this_operand].bitfield.jumpabsolute)
7008 as_bad (_("immediate operand illegal with absolute jump"));
7009 return 0;
7011 if (!i386_immediate (op_string))
7012 return 0;
7014 else if (is_digit_char (*op_string)
7015 || is_identifier_char (*op_string)
7016 || *op_string == '(')
7018 /* This is a memory reference of some sort. */
7019 char *base_string;
7021 /* Start and end of displacement string expression (if found). */
7022 char *displacement_string_start;
7023 char *displacement_string_end;
7025 do_memory_reference:
7026 if ((i.mem_operands == 1
7027 && !current_templates->start->opcode_modifier.isstring)
7028 || i.mem_operands == 2)
7030 as_bad (_("too many memory references for `%s'"),
7031 current_templates->start->name);
7032 return 0;
7035 /* Check for base index form. We detect the base index form by
7036 looking for an ')' at the end of the operand, searching
7037 for the '(' matching it, and finding a REGISTER_PREFIX or ','
7038 after the '('. */
7039 base_string = op_string + strlen (op_string);
7041 --base_string;
7042 if (is_space_char (*base_string))
7043 --base_string;
7045 /* If we only have a displacement, set-up for it to be parsed later. */
7046 displacement_string_start = op_string;
7047 displacement_string_end = base_string + 1;
7049 if (*base_string == ')')
7051 char *temp_string;
7052 unsigned int parens_balanced = 1;
7053 /* We've already checked that the number of left & right ()'s are
7054 equal, so this loop will not be infinite. */
7057 base_string--;
7058 if (*base_string == ')')
7059 parens_balanced++;
7060 if (*base_string == '(')
7061 parens_balanced--;
7063 while (parens_balanced);
7065 temp_string = base_string;
7067 /* Skip past '(' and whitespace. */
7068 ++base_string;
7069 if (is_space_char (*base_string))
7070 ++base_string;
7072 if (*base_string == ','
7073 || ((i.base_reg = parse_register (base_string, &end_op))
7074 != NULL))
7076 displacement_string_end = temp_string;
7078 i.types[this_operand].bitfield.baseindex = 1;
7080 if (i.base_reg)
7082 base_string = end_op;
7083 if (is_space_char (*base_string))
7084 ++base_string;
7087 /* There may be an index reg or scale factor here. */
7088 if (*base_string == ',')
7090 ++base_string;
7091 if (is_space_char (*base_string))
7092 ++base_string;
7094 if ((i.index_reg = parse_register (base_string, &end_op))
7095 != NULL)
7097 base_string = end_op;
7098 if (is_space_char (*base_string))
7099 ++base_string;
7100 if (*base_string == ',')
7102 ++base_string;
7103 if (is_space_char (*base_string))
7104 ++base_string;
7106 else if (*base_string != ')')
7108 as_bad (_("expecting `,' or `)' "
7109 "after index register in `%s'"),
7110 operand_string);
7111 return 0;
7114 else if (*base_string == REGISTER_PREFIX)
7116 as_bad (_("bad register name `%s'"), base_string);
7117 return 0;
7120 /* Check for scale factor. */
7121 if (*base_string != ')')
7123 char *end_scale = i386_scale (base_string);
7125 if (!end_scale)
7126 return 0;
7128 base_string = end_scale;
7129 if (is_space_char (*base_string))
7130 ++base_string;
7131 if (*base_string != ')')
7133 as_bad (_("expecting `)' "
7134 "after scale factor in `%s'"),
7135 operand_string);
7136 return 0;
7139 else if (!i.index_reg)
7141 as_bad (_("expecting index register or scale factor "
7142 "after `,'; got '%c'"),
7143 *base_string);
7144 return 0;
7147 else if (*base_string != ')')
7149 as_bad (_("expecting `,' or `)' "
7150 "after base register in `%s'"),
7151 operand_string);
7152 return 0;
7155 else if (*base_string == REGISTER_PREFIX)
7157 as_bad (_("bad register name `%s'"), base_string);
7158 return 0;
7162 /* If there's an expression beginning the operand, parse it,
7163 assuming displacement_string_start and
7164 displacement_string_end are meaningful. */
7165 if (displacement_string_start != displacement_string_end)
7167 if (!i386_displacement (displacement_string_start,
7168 displacement_string_end))
7169 return 0;
7172 /* Special case for (%dx) while doing input/output op. */
7173 if (i.base_reg
7174 && operand_type_equal (&i.base_reg->reg_type,
7175 &reg16_inoutportreg)
7176 && i.index_reg == 0
7177 && i.log2_scale_factor == 0
7178 && i.seg[i.mem_operands] == 0
7179 && !operand_type_check (i.types[this_operand], disp))
7181 i.types[this_operand] = inoutportreg;
7182 return 1;
7185 if (i386_index_check (operand_string) == 0)
7186 return 0;
7187 i.types[this_operand].bitfield.mem = 1;
7188 i.mem_operands++;
7190 else
7192 /* It's not a memory operand; argh! */
7193 as_bad (_("invalid char %s beginning operand %d `%s'"),
7194 output_invalid (*op_string),
7195 this_operand + 1,
7196 op_string);
7197 return 0;
7199 return 1; /* Normal return. */
7202 /* md_estimate_size_before_relax()
7204 Called just before relax() for rs_machine_dependent frags. The x86
7205 assembler uses these frags to handle variable size jump
7206 instructions.
7208 Any symbol that is now undefined will not become defined.
7209 Return the correct fr_subtype in the frag.
7210 Return the initial "guess for variable size of frag" to caller.
7211 The guess is actually the growth beyond the fixed part. Whatever
7212 we do to grow the fixed or variable part contributes to our
7213 returned value. */
7216 md_estimate_size_before_relax (fragP, segment)
7217 fragS *fragP;
7218 segT segment;
7220 /* We've already got fragP->fr_subtype right; all we have to do is
7221 check for un-relaxable symbols. On an ELF system, we can't relax
7222 an externally visible symbol, because it may be overridden by a
7223 shared library. */
7224 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
7225 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7226 || (IS_ELF
7227 && (S_IS_EXTERNAL (fragP->fr_symbol)
7228 || S_IS_WEAK (fragP->fr_symbol)
7229 || ((symbol_get_bfdsym (fragP->fr_symbol)->flags
7230 & BSF_GNU_INDIRECT_FUNCTION))))
7231 #endif
7232 #if defined (OBJ_COFF) && defined (TE_PE)
7233 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
7234 && S_IS_WEAK (fragP->fr_symbol))
7235 #endif
7238 /* Symbol is undefined in this segment, or we need to keep a
7239 reloc so that weak symbols can be overridden. */
7240 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
7241 enum bfd_reloc_code_real reloc_type;
7242 unsigned char *opcode;
7243 int old_fr_fix;
7245 if (fragP->fr_var != NO_RELOC)
7246 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
7247 else if (size == 2)
7248 reloc_type = BFD_RELOC_16_PCREL;
7249 else
7250 reloc_type = BFD_RELOC_32_PCREL;
7252 old_fr_fix = fragP->fr_fix;
7253 opcode = (unsigned char *) fragP->fr_opcode;
7255 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
7257 case UNCOND_JUMP:
7258 /* Make jmp (0xeb) a (d)word displacement jump. */
7259 opcode[0] = 0xe9;
7260 fragP->fr_fix += size;
7261 fix_new (fragP, old_fr_fix, size,
7262 fragP->fr_symbol,
7263 fragP->fr_offset, 1,
7264 reloc_type);
7265 break;
7267 case COND_JUMP86:
7268 if (size == 2
7269 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
7271 /* Negate the condition, and branch past an
7272 unconditional jump. */
7273 opcode[0] ^= 1;
7274 opcode[1] = 3;
7275 /* Insert an unconditional jump. */
7276 opcode[2] = 0xe9;
7277 /* We added two extra opcode bytes, and have a two byte
7278 offset. */
7279 fragP->fr_fix += 2 + 2;
7280 fix_new (fragP, old_fr_fix + 2, 2,
7281 fragP->fr_symbol,
7282 fragP->fr_offset, 1,
7283 reloc_type);
7284 break;
7286 /* Fall through. */
7288 case COND_JUMP:
7289 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
7291 fixS *fixP;
7293 fragP->fr_fix += 1;
7294 fixP = fix_new (fragP, old_fr_fix, 1,
7295 fragP->fr_symbol,
7296 fragP->fr_offset, 1,
7297 BFD_RELOC_8_PCREL);
7298 fixP->fx_signed = 1;
7299 break;
7302 /* This changes the byte-displacement jump 0x7N
7303 to the (d)word-displacement jump 0x0f,0x8N. */
7304 opcode[1] = opcode[0] + 0x10;
7305 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
7306 /* We've added an opcode byte. */
7307 fragP->fr_fix += 1 + size;
7308 fix_new (fragP, old_fr_fix + 1, size,
7309 fragP->fr_symbol,
7310 fragP->fr_offset, 1,
7311 reloc_type);
7312 break;
7314 default:
7315 BAD_CASE (fragP->fr_subtype);
7316 break;
7318 frag_wane (fragP);
7319 return fragP->fr_fix - old_fr_fix;
7322 /* Guess size depending on current relax state. Initially the relax
7323 state will correspond to a short jump and we return 1, because
7324 the variable part of the frag (the branch offset) is one byte
7325 long. However, we can relax a section more than once and in that
7326 case we must either set fr_subtype back to the unrelaxed state,
7327 or return the value for the appropriate branch. */
7328 return md_relax_table[fragP->fr_subtype].rlx_length;
7331 /* Called after relax() is finished.
7333 In: Address of frag.
7334 fr_type == rs_machine_dependent.
7335 fr_subtype is what the address relaxed to.
7337 Out: Any fixSs and constants are set up.
7338 Caller will turn frag into a ".space 0". */
7340 void
7341 md_convert_frag (abfd, sec, fragP)
7342 bfd *abfd ATTRIBUTE_UNUSED;
7343 segT sec ATTRIBUTE_UNUSED;
7344 fragS *fragP;
7346 unsigned char *opcode;
7347 unsigned char *where_to_put_displacement = NULL;
7348 offsetT target_address;
7349 offsetT opcode_address;
7350 unsigned int extension = 0;
7351 offsetT displacement_from_opcode_start;
7353 opcode = (unsigned char *) fragP->fr_opcode;
7355 /* Address we want to reach in file space. */
7356 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
7358 /* Address opcode resides at in file space. */
7359 opcode_address = fragP->fr_address + fragP->fr_fix;
7361 /* Displacement from opcode start to fill into instruction. */
7362 displacement_from_opcode_start = target_address - opcode_address;
7364 if ((fragP->fr_subtype & BIG) == 0)
7366 /* Don't have to change opcode. */
7367 extension = 1; /* 1 opcode + 1 displacement */
7368 where_to_put_displacement = &opcode[1];
7370 else
7372 if (no_cond_jump_promotion
7373 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
7374 as_warn_where (fragP->fr_file, fragP->fr_line,
7375 _("long jump required"));
7377 switch (fragP->fr_subtype)
7379 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
7380 extension = 4; /* 1 opcode + 4 displacement */
7381 opcode[0] = 0xe9;
7382 where_to_put_displacement = &opcode[1];
7383 break;
7385 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
7386 extension = 2; /* 1 opcode + 2 displacement */
7387 opcode[0] = 0xe9;
7388 where_to_put_displacement = &opcode[1];
7389 break;
7391 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
7392 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
7393 extension = 5; /* 2 opcode + 4 displacement */
7394 opcode[1] = opcode[0] + 0x10;
7395 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
7396 where_to_put_displacement = &opcode[2];
7397 break;
7399 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
7400 extension = 3; /* 2 opcode + 2 displacement */
7401 opcode[1] = opcode[0] + 0x10;
7402 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
7403 where_to_put_displacement = &opcode[2];
7404 break;
7406 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
7407 extension = 4;
7408 opcode[0] ^= 1;
7409 opcode[1] = 3;
7410 opcode[2] = 0xe9;
7411 where_to_put_displacement = &opcode[3];
7412 break;
7414 default:
7415 BAD_CASE (fragP->fr_subtype);
7416 break;
7420 /* If size if less then four we are sure that the operand fits,
7421 but if it's 4, then it could be that the displacement is larger
7422 then -/+ 2GB. */
7423 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
7424 && object_64bit
7425 && ((addressT) (displacement_from_opcode_start - extension
7426 + ((addressT) 1 << 31))
7427 > (((addressT) 2 << 31) - 1)))
7429 as_bad_where (fragP->fr_file, fragP->fr_line,
7430 _("jump target out of range"));
7431 /* Make us emit 0. */
7432 displacement_from_opcode_start = extension;
7434 /* Now put displacement after opcode. */
7435 md_number_to_chars ((char *) where_to_put_displacement,
7436 (valueT) (displacement_from_opcode_start - extension),
7437 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
7438 fragP->fr_fix += extension;
7441 /* Apply a fixup (fixS) to segment data, once it has been determined
7442 by our caller that we have all the info we need to fix it up.
7444 On the 386, immediates, displacements, and data pointers are all in
7445 the same (little-endian) format, so we don't need to care about which
7446 we are handling. */
7448 void
7449 md_apply_fix (fixP, valP, seg)
7450 /* The fix we're to put in. */
7451 fixS *fixP;
7452 /* Pointer to the value of the bits. */
7453 valueT *valP;
7454 /* Segment fix is from. */
7455 segT seg ATTRIBUTE_UNUSED;
7457 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
7458 valueT value = *valP;
7460 #if !defined (TE_Mach)
7461 if (fixP->fx_pcrel)
7463 switch (fixP->fx_r_type)
7465 default:
7466 break;
7468 case BFD_RELOC_64:
7469 fixP->fx_r_type = BFD_RELOC_64_PCREL;
7470 break;
7471 case BFD_RELOC_32:
7472 case BFD_RELOC_X86_64_32S:
7473 fixP->fx_r_type = BFD_RELOC_32_PCREL;
7474 break;
7475 case BFD_RELOC_16:
7476 fixP->fx_r_type = BFD_RELOC_16_PCREL;
7477 break;
7478 case BFD_RELOC_8:
7479 fixP->fx_r_type = BFD_RELOC_8_PCREL;
7480 break;
7484 if (fixP->fx_addsy != NULL
7485 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
7486 || fixP->fx_r_type == BFD_RELOC_64_PCREL
7487 || fixP->fx_r_type == BFD_RELOC_16_PCREL
7488 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
7489 && !use_rela_relocations)
7491 /* This is a hack. There should be a better way to handle this.
7492 This covers for the fact that bfd_install_relocation will
7493 subtract the current location (for partial_inplace, PC relative
7494 relocations); see more below. */
7495 #ifndef OBJ_AOUT
7496 if (IS_ELF
7497 #ifdef TE_PE
7498 || OUTPUT_FLAVOR == bfd_target_coff_flavour
7499 #endif
7501 value += fixP->fx_where + fixP->fx_frag->fr_address;
7502 #endif
7503 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7504 if (IS_ELF)
7506 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
7508 if ((sym_seg == seg
7509 || (symbol_section_p (fixP->fx_addsy)
7510 && sym_seg != absolute_section))
7511 && !generic_force_reloc (fixP))
7513 /* Yes, we add the values in twice. This is because
7514 bfd_install_relocation subtracts them out again. I think
7515 bfd_install_relocation is broken, but I don't dare change
7516 it. FIXME. */
7517 value += fixP->fx_where + fixP->fx_frag->fr_address;
7520 #endif
7521 #if defined (OBJ_COFF) && defined (TE_PE)
7522 /* For some reason, the PE format does not store a
7523 section address offset for a PC relative symbol. */
7524 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7525 || S_IS_WEAK (fixP->fx_addsy))
7526 value += md_pcrel_from (fixP);
7527 #endif
7529 #if defined (OBJ_COFF) && defined (TE_PE)
7530 if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
7532 value -= S_GET_VALUE (fixP->fx_addsy);
7534 #endif
7536 /* Fix a few things - the dynamic linker expects certain values here,
7537 and we must not disappoint it. */
7538 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7539 if (IS_ELF && fixP->fx_addsy)
7540 switch (fixP->fx_r_type)
7542 case BFD_RELOC_386_PLT32:
7543 case BFD_RELOC_X86_64_PLT32:
7544 /* Make the jump instruction point to the address of the operand. At
7545 runtime we merely add the offset to the actual PLT entry. */
7546 value = -4;
7547 break;
7549 case BFD_RELOC_386_TLS_GD:
7550 case BFD_RELOC_386_TLS_LDM:
7551 case BFD_RELOC_386_TLS_IE_32:
7552 case BFD_RELOC_386_TLS_IE:
7553 case BFD_RELOC_386_TLS_GOTIE:
7554 case BFD_RELOC_386_TLS_GOTDESC:
7555 case BFD_RELOC_X86_64_TLSGD:
7556 case BFD_RELOC_X86_64_TLSLD:
7557 case BFD_RELOC_X86_64_GOTTPOFF:
7558 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
7559 value = 0; /* Fully resolved at runtime. No addend. */
7560 /* Fallthrough */
7561 case BFD_RELOC_386_TLS_LE:
7562 case BFD_RELOC_386_TLS_LDO_32:
7563 case BFD_RELOC_386_TLS_LE_32:
7564 case BFD_RELOC_X86_64_DTPOFF32:
7565 case BFD_RELOC_X86_64_DTPOFF64:
7566 case BFD_RELOC_X86_64_TPOFF32:
7567 case BFD_RELOC_X86_64_TPOFF64:
7568 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7569 break;
7571 case BFD_RELOC_386_TLS_DESC_CALL:
7572 case BFD_RELOC_X86_64_TLSDESC_CALL:
7573 value = 0; /* Fully resolved at runtime. No addend. */
7574 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7575 fixP->fx_done = 0;
7576 return;
7578 case BFD_RELOC_386_GOT32:
7579 case BFD_RELOC_X86_64_GOT32:
7580 value = 0; /* Fully resolved at runtime. No addend. */
7581 break;
7583 case BFD_RELOC_VTABLE_INHERIT:
7584 case BFD_RELOC_VTABLE_ENTRY:
7585 fixP->fx_done = 0;
7586 return;
7588 default:
7589 break;
7591 #endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
7592 *valP = value;
7593 #endif /* !defined (TE_Mach) */
7595 /* Are we finished with this relocation now? */
7596 if (fixP->fx_addsy == NULL)
7597 fixP->fx_done = 1;
7598 #if defined (OBJ_COFF) && defined (TE_PE)
7599 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
7601 fixP->fx_done = 0;
7602 /* Remember value for tc_gen_reloc. */
7603 fixP->fx_addnumber = value;
7604 /* Clear out the frag for now. */
7605 value = 0;
7607 #endif
7608 else if (use_rela_relocations)
7610 fixP->fx_no_overflow = 1;
7611 /* Remember value for tc_gen_reloc. */
7612 fixP->fx_addnumber = value;
7613 value = 0;
7616 md_number_to_chars (p, value, fixP->fx_size);
7619 char *
7620 md_atof (int type, char *litP, int *sizeP)
7622 /* This outputs the LITTLENUMs in REVERSE order;
7623 in accord with the bigendian 386. */
7624 return ieee_md_atof (type, litP, sizeP, FALSE);
7627 static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
7629 static char *
7630 output_invalid (int c)
7632 if (ISPRINT (c))
7633 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
7634 "'%c'", c);
7635 else
7636 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
7637 "(0x%x)", (unsigned char) c);
7638 return output_invalid_buf;
7641 /* REG_STRING starts *before* REGISTER_PREFIX. */
7643 static const reg_entry *
7644 parse_real_register (char *reg_string, char **end_op)
7646 char *s = reg_string;
7647 char *p;
7648 char reg_name_given[MAX_REG_NAME_SIZE + 1];
7649 const reg_entry *r;
7651 /* Skip possible REGISTER_PREFIX and possible whitespace. */
7652 if (*s == REGISTER_PREFIX)
7653 ++s;
7655 if (is_space_char (*s))
7656 ++s;
7658 p = reg_name_given;
7659 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
7661 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
7662 return (const reg_entry *) NULL;
7663 s++;
7666 /* For naked regs, make sure that we are not dealing with an identifier.
7667 This prevents confusing an identifier like `eax_var' with register
7668 `eax'. */
7669 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
7670 return (const reg_entry *) NULL;
7672 *end_op = s;
7674 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
7676 /* Handle floating point regs, allowing spaces in the (i) part. */
7677 if (r == i386_regtab /* %st is first entry of table */)
7679 if (is_space_char (*s))
7680 ++s;
7681 if (*s == '(')
7683 ++s;
7684 if (is_space_char (*s))
7685 ++s;
7686 if (*s >= '0' && *s <= '7')
7688 int fpr = *s - '0';
7689 ++s;
7690 if (is_space_char (*s))
7691 ++s;
7692 if (*s == ')')
7694 *end_op = s + 1;
7695 r = (const reg_entry *) hash_find (reg_hash, "st(0)");
7696 know (r);
7697 return r + fpr;
7700 /* We have "%st(" then garbage. */
7701 return (const reg_entry *) NULL;
7705 if (r == NULL || allow_pseudo_reg)
7706 return r;
7708 if (operand_type_all_zero (&r->reg_type))
7709 return (const reg_entry *) NULL;
7711 if ((r->reg_type.bitfield.reg32
7712 || r->reg_type.bitfield.sreg3
7713 || r->reg_type.bitfield.control
7714 || r->reg_type.bitfield.debug
7715 || r->reg_type.bitfield.test)
7716 && !cpu_arch_flags.bitfield.cpui386)
7717 return (const reg_entry *) NULL;
7719 if (r->reg_type.bitfield.floatreg
7720 && !cpu_arch_flags.bitfield.cpu8087
7721 && !cpu_arch_flags.bitfield.cpu287
7722 && !cpu_arch_flags.bitfield.cpu387)
7723 return (const reg_entry *) NULL;
7725 if (r->reg_type.bitfield.regmmx && !cpu_arch_flags.bitfield.cpummx)
7726 return (const reg_entry *) NULL;
7728 if (r->reg_type.bitfield.regxmm && !cpu_arch_flags.bitfield.cpusse)
7729 return (const reg_entry *) NULL;
7731 if (r->reg_type.bitfield.regymm && !cpu_arch_flags.bitfield.cpuavx)
7732 return (const reg_entry *) NULL;
7734 /* Don't allow fake index register unless allow_index_reg isn't 0. */
7735 if (!allow_index_reg
7736 && (r->reg_num == RegEiz || r->reg_num == RegRiz))
7737 return (const reg_entry *) NULL;
7739 if (((r->reg_flags & (RegRex64 | RegRex))
7740 || r->reg_type.bitfield.reg64)
7741 && (!cpu_arch_flags.bitfield.cpulm
7742 || !operand_type_equal (&r->reg_type, &control))
7743 && flag_code != CODE_64BIT)
7744 return (const reg_entry *) NULL;
7746 if (r->reg_type.bitfield.sreg3 && r->reg_num == RegFlat && !intel_syntax)
7747 return (const reg_entry *) NULL;
7749 return r;
7752 /* REG_STRING starts *before* REGISTER_PREFIX. */
7754 static const reg_entry *
7755 parse_register (char *reg_string, char **end_op)
7757 const reg_entry *r;
7759 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
7760 r = parse_real_register (reg_string, end_op);
7761 else
7762 r = NULL;
7763 if (!r)
7765 char *save = input_line_pointer;
7766 char c;
7767 symbolS *symbolP;
7769 input_line_pointer = reg_string;
7770 c = get_symbol_end ();
7771 symbolP = symbol_find (reg_string);
7772 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
7774 const expressionS *e = symbol_get_value_expression (symbolP);
7776 know (e->X_op == O_register);
7777 know (e->X_add_number >= 0
7778 && (valueT) e->X_add_number < i386_regtab_size);
7779 r = i386_regtab + e->X_add_number;
7780 *end_op = input_line_pointer;
7782 *input_line_pointer = c;
7783 input_line_pointer = save;
7785 return r;
7789 i386_parse_name (char *name, expressionS *e, char *nextcharP)
7791 const reg_entry *r;
7792 char *end = input_line_pointer;
7794 *end = *nextcharP;
7795 r = parse_register (name, &input_line_pointer);
7796 if (r && end <= input_line_pointer)
7798 *nextcharP = *input_line_pointer;
7799 *input_line_pointer = 0;
7800 e->X_op = O_register;
7801 e->X_add_number = r - i386_regtab;
7802 return 1;
7804 input_line_pointer = end;
7805 *end = 0;
7806 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
7809 void
7810 md_operand (expressionS *e)
7812 char *end;
7813 const reg_entry *r;
7815 switch (*input_line_pointer)
7817 case REGISTER_PREFIX:
7818 r = parse_real_register (input_line_pointer, &end);
7819 if (r)
7821 e->X_op = O_register;
7822 e->X_add_number = r - i386_regtab;
7823 input_line_pointer = end;
7825 break;
7827 case '[':
7828 gas_assert (intel_syntax);
7829 end = input_line_pointer++;
7830 expression (e);
7831 if (*input_line_pointer == ']')
7833 ++input_line_pointer;
7834 e->X_op_symbol = make_expr_symbol (e);
7835 e->X_add_symbol = NULL;
7836 e->X_add_number = 0;
7837 e->X_op = O_index;
7839 else
7841 e->X_op = O_absent;
7842 input_line_pointer = end;
7844 break;
7849 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7850 const char *md_shortopts = "kVQ:sqn";
7851 #else
7852 const char *md_shortopts = "qn";
7853 #endif
7855 #define OPTION_32 (OPTION_MD_BASE + 0)
7856 #define OPTION_64 (OPTION_MD_BASE + 1)
7857 #define OPTION_DIVIDE (OPTION_MD_BASE + 2)
7858 #define OPTION_MARCH (OPTION_MD_BASE + 3)
7859 #define OPTION_MTUNE (OPTION_MD_BASE + 4)
7860 #define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
7861 #define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
7862 #define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
7863 #define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
7864 #define OPTION_MOLD_GCC (OPTION_MD_BASE + 9)
7865 #define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
7866 #define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7868 struct option md_longopts[] =
7870 {"32", no_argument, NULL, OPTION_32},
7871 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
7872 || defined (TE_PE) || defined (TE_PEP))
7873 {"64", no_argument, NULL, OPTION_64},
7874 #endif
7875 {"divide", no_argument, NULL, OPTION_DIVIDE},
7876 {"march", required_argument, NULL, OPTION_MARCH},
7877 {"mtune", required_argument, NULL, OPTION_MTUNE},
7878 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
7879 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
7880 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
7881 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
7882 {"mold-gcc", no_argument, NULL, OPTION_MOLD_GCC},
7883 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
7884 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7885 {NULL, no_argument, NULL, 0}
7887 size_t md_longopts_size = sizeof (md_longopts);
7890 md_parse_option (int c, char *arg)
7892 unsigned int j;
7893 char *arch, *next;
7895 switch (c)
7897 case 'n':
7898 optimize_align_code = 0;
7899 break;
7901 case 'q':
7902 quiet_warnings = 1;
7903 break;
7905 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7906 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
7907 should be emitted or not. FIXME: Not implemented. */
7908 case 'Q':
7909 break;
7911 /* -V: SVR4 argument to print version ID. */
7912 case 'V':
7913 print_version_id ();
7914 break;
7916 /* -k: Ignore for FreeBSD compatibility. */
7917 case 'k':
7918 break;
7920 case 's':
7921 /* -s: On i386 Solaris, this tells the native assembler to use
7922 .stab instead of .stab.excl. We always use .stab anyhow. */
7923 break;
7924 #endif
7925 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
7926 || defined (TE_PE) || defined (TE_PEP))
7927 case OPTION_64:
7929 const char **list, **l;
7931 list = bfd_target_list ();
7932 for (l = list; *l != NULL; l++)
7933 if (CONST_STRNEQ (*l, "elf64-x86-64")
7934 || strcmp (*l, "coff-x86-64") == 0
7935 || strcmp (*l, "pe-x86-64") == 0
7936 || strcmp (*l, "pei-x86-64") == 0)
7938 default_arch = "x86_64";
7939 break;
7941 if (*l == NULL)
7942 as_fatal (_("No compiled in support for x86_64"));
7943 free (list);
7945 break;
7946 #endif
7948 case OPTION_32:
7949 default_arch = "i386";
7950 break;
7952 case OPTION_DIVIDE:
7953 #ifdef SVR4_COMMENT_CHARS
7955 char *n, *t;
7956 const char *s;
7958 n = (char *) xmalloc (strlen (i386_comment_chars) + 1);
7959 t = n;
7960 for (s = i386_comment_chars; *s != '\0'; s++)
7961 if (*s != '/')
7962 *t++ = *s;
7963 *t = '\0';
7964 i386_comment_chars = n;
7966 #endif
7967 break;
7969 case OPTION_MARCH:
7970 arch = xstrdup (arg);
7973 if (*arch == '.')
7974 as_fatal (_("Invalid -march= option: `%s'"), arg);
7975 next = strchr (arch, '+');
7976 if (next)
7977 *next++ = '\0';
7978 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
7980 if (strcmp (arch, cpu_arch [j].name) == 0)
7982 /* Processor. */
7983 cpu_arch_name = cpu_arch[j].name;
7984 cpu_sub_arch_name = NULL;
7985 cpu_arch_flags = cpu_arch[j].flags;
7986 cpu_arch_isa = cpu_arch[j].type;
7987 cpu_arch_isa_flags = cpu_arch[j].flags;
7988 if (!cpu_arch_tune_set)
7990 cpu_arch_tune = cpu_arch_isa;
7991 cpu_arch_tune_flags = cpu_arch_isa_flags;
7993 break;
7995 else if (*cpu_arch [j].name == '.'
7996 && strcmp (arch, cpu_arch [j].name + 1) == 0)
7998 /* ISA entension. */
7999 i386_cpu_flags flags;
8001 if (strncmp (arch, "no", 2))
8002 flags = cpu_flags_or (cpu_arch_flags,
8003 cpu_arch[j].flags);
8004 else
8005 flags = cpu_flags_and_not (cpu_arch_flags,
8006 cpu_arch[j].flags);
8007 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
8009 if (cpu_sub_arch_name)
8011 char *name = cpu_sub_arch_name;
8012 cpu_sub_arch_name = concat (name,
8013 cpu_arch[j].name,
8014 (const char *) NULL);
8015 free (name);
8017 else
8018 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
8019 cpu_arch_flags = flags;
8021 break;
8025 if (j >= ARRAY_SIZE (cpu_arch))
8026 as_fatal (_("Invalid -march= option: `%s'"), arg);
8028 arch = next;
8030 while (next != NULL );
8031 break;
8033 case OPTION_MTUNE:
8034 if (*arg == '.')
8035 as_fatal (_("Invalid -mtune= option: `%s'"), arg);
8036 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
8038 if (strcmp (arg, cpu_arch [j].name) == 0)
8040 cpu_arch_tune_set = 1;
8041 cpu_arch_tune = cpu_arch [j].type;
8042 cpu_arch_tune_flags = cpu_arch[j].flags;
8043 break;
8046 if (j >= ARRAY_SIZE (cpu_arch))
8047 as_fatal (_("Invalid -mtune= option: `%s'"), arg);
8048 break;
8050 case OPTION_MMNEMONIC:
8051 if (strcasecmp (arg, "att") == 0)
8052 intel_mnemonic = 0;
8053 else if (strcasecmp (arg, "intel") == 0)
8054 intel_mnemonic = 1;
8055 else
8056 as_fatal (_("Invalid -mmnemonic= option: `%s'"), arg);
8057 break;
8059 case OPTION_MSYNTAX:
8060 if (strcasecmp (arg, "att") == 0)
8061 intel_syntax = 0;
8062 else if (strcasecmp (arg, "intel") == 0)
8063 intel_syntax = 1;
8064 else
8065 as_fatal (_("Invalid -msyntax= option: `%s'"), arg);
8066 break;
8068 case OPTION_MINDEX_REG:
8069 allow_index_reg = 1;
8070 break;
8072 case OPTION_MNAKED_REG:
8073 allow_naked_reg = 1;
8074 break;
8076 case OPTION_MOLD_GCC:
8077 old_gcc = 1;
8078 break;
8080 case OPTION_MSSE2AVX:
8081 sse2avx = 1;
8082 break;
8084 case OPTION_MSSE_CHECK:
8085 if (strcasecmp (arg, "error") == 0)
8086 sse_check = sse_check_error;
8087 else if (strcasecmp (arg, "warning") == 0)
8088 sse_check = sse_check_warning;
8089 else if (strcasecmp (arg, "none") == 0)
8090 sse_check = sse_check_none;
8091 else
8092 as_fatal (_("Invalid -msse-check= option: `%s'"), arg);
8093 break;
8095 default:
8096 return 0;
8098 return 1;
8101 #define MESSAGE_TEMPLATE \
8104 static void
8105 show_arch (FILE *stream, int ext)
8107 static char message[] = MESSAGE_TEMPLATE;
8108 char *start = message + 27;
8109 char *p;
8110 int size = sizeof (MESSAGE_TEMPLATE);
8111 int left;
8112 const char *name;
8113 int len;
8114 unsigned int j;
8116 p = start;
8117 left = size - (start - message);
8118 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
8120 /* Should it be skipped? */
8121 if (cpu_arch [j].skip)
8122 continue;
8124 name = cpu_arch [j].name;
8125 len = cpu_arch [j].len;
8126 if (*name == '.')
8128 /* It is an extension. Skip if we aren't asked to show it. */
8129 if (ext)
8131 name++;
8132 len--;
8134 else
8135 continue;
8137 else if (ext)
8139 /* It is an processor. Skip if we show only extension. */
8140 continue;
8143 /* Reserve 2 spaces for ", " or ",\0" */
8144 left -= len + 2;
8146 /* Check if there is any room. */
8147 if (left >= 0)
8149 if (p != start)
8151 *p++ = ',';
8152 *p++ = ' ';
8154 p = mempcpy (p, name, len);
8156 else
8158 /* Output the current message now and start a new one. */
8159 *p++ = ',';
8160 *p = '\0';
8161 fprintf (stream, "%s\n", message);
8162 p = start;
8163 left = size - (start - message) - len - 2;
8165 gas_assert (left >= 0);
8167 p = mempcpy (p, name, len);
8171 *p = '\0';
8172 fprintf (stream, "%s\n", message);
8175 void
8176 md_show_usage (FILE *stream)
8178 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8179 fprintf (stream, _("\
8180 -Q ignored\n\
8181 -V print assembler version number\n\
8182 -k ignored\n"));
8183 #endif
8184 fprintf (stream, _("\
8185 -n Do not optimize code alignment\n\
8186 -q quieten some warnings\n"));
8187 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8188 fprintf (stream, _("\
8189 -s ignored\n"));
8190 #endif
8191 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
8192 || defined (TE_PE) || defined (TE_PEP))
8193 fprintf (stream, _("\
8194 --32/--64 generate 32bit/64bit code\n"));
8195 #endif
8196 #ifdef SVR4_COMMENT_CHARS
8197 fprintf (stream, _("\
8198 --divide do not treat `/' as a comment character\n"));
8199 #else
8200 fprintf (stream, _("\
8201 --divide ignored\n"));
8202 #endif
8203 fprintf (stream, _("\
8204 -march=CPU[,+EXTENSION...]\n\
8205 generate code for CPU and EXTENSION, CPU is one of:\n"));
8206 show_arch (stream, 0);
8207 fprintf (stream, _("\
8208 EXTENSION is combination of:\n"));
8209 show_arch (stream, 1);
8210 fprintf (stream, _("\
8211 -mtune=CPU optimize for CPU, CPU is one of:\n"));
8212 show_arch (stream, 0);
8213 fprintf (stream, _("\
8214 -msse2avx encode SSE instructions with VEX prefix\n"));
8215 fprintf (stream, _("\
8216 -msse-check=[none|error|warning]\n\
8217 check SSE instructions\n"));
8218 fprintf (stream, _("\
8219 -mmnemonic=[att|intel] use AT&T/Intel mnemonic\n"));
8220 fprintf (stream, _("\
8221 -msyntax=[att|intel] use AT&T/Intel syntax\n"));
8222 fprintf (stream, _("\
8223 -mindex-reg support pseudo index registers\n"));
8224 fprintf (stream, _("\
8225 -mnaked-reg don't require `%%' prefix for registers\n"));
8226 fprintf (stream, _("\
8227 -mold-gcc support old (<= 2.8.1) versions of gcc\n"));
8230 #if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
8231 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
8232 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
8234 /* Pick the target format to use. */
8236 const char *
8237 i386_target_format (void)
8239 if (!strcmp (default_arch, "x86_64"))
8241 set_code_flag (CODE_64BIT);
8242 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
8244 cpu_arch_isa_flags.bitfield.cpui186 = 1;
8245 cpu_arch_isa_flags.bitfield.cpui286 = 1;
8246 cpu_arch_isa_flags.bitfield.cpui386 = 1;
8247 cpu_arch_isa_flags.bitfield.cpui486 = 1;
8248 cpu_arch_isa_flags.bitfield.cpui586 = 1;
8249 cpu_arch_isa_flags.bitfield.cpui686 = 1;
8250 cpu_arch_isa_flags.bitfield.cpuclflush = 1;
8251 cpu_arch_isa_flags.bitfield.cpummx= 1;
8252 cpu_arch_isa_flags.bitfield.cpusse = 1;
8253 cpu_arch_isa_flags.bitfield.cpusse2 = 1;
8254 cpu_arch_isa_flags.bitfield.cpulm = 1;
8256 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
8258 cpu_arch_tune_flags.bitfield.cpui186 = 1;
8259 cpu_arch_tune_flags.bitfield.cpui286 = 1;
8260 cpu_arch_tune_flags.bitfield.cpui386 = 1;
8261 cpu_arch_tune_flags.bitfield.cpui486 = 1;
8262 cpu_arch_tune_flags.bitfield.cpui586 = 1;
8263 cpu_arch_tune_flags.bitfield.cpui686 = 1;
8264 cpu_arch_tune_flags.bitfield.cpuclflush = 1;
8265 cpu_arch_tune_flags.bitfield.cpummx= 1;
8266 cpu_arch_tune_flags.bitfield.cpusse = 1;
8267 cpu_arch_tune_flags.bitfield.cpusse2 = 1;
8270 else if (!strcmp (default_arch, "i386"))
8272 set_code_flag (CODE_32BIT);
8273 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
8275 cpu_arch_isa_flags.bitfield.cpui186 = 1;
8276 cpu_arch_isa_flags.bitfield.cpui286 = 1;
8277 cpu_arch_isa_flags.bitfield.cpui386 = 1;
8279 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
8281 cpu_arch_tune_flags.bitfield.cpui186 = 1;
8282 cpu_arch_tune_flags.bitfield.cpui286 = 1;
8283 cpu_arch_tune_flags.bitfield.cpui386 = 1;
8286 else
8287 as_fatal (_("Unknown architecture"));
8288 switch (OUTPUT_FLAVOR)
8290 #if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
8291 case bfd_target_aout_flavour:
8292 return AOUT_TARGET_FORMAT;
8293 #endif
8294 #if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
8295 # if defined (TE_PE) || defined (TE_PEP)
8296 case bfd_target_coff_flavour:
8297 return flag_code == CODE_64BIT ? "pe-x86-64" : "pe-i386";
8298 # elif defined (TE_GO32)
8299 case bfd_target_coff_flavour:
8300 return "coff-go32";
8301 # else
8302 case bfd_target_coff_flavour:
8303 return "coff-i386";
8304 # endif
8305 #endif
8306 #if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
8307 case bfd_target_elf_flavour:
8309 if (flag_code == CODE_64BIT)
8311 object_64bit = 1;
8312 use_rela_relocations = 1;
8314 if (cpu_arch_isa == PROCESSOR_L1OM)
8316 if (flag_code != CODE_64BIT)
8317 as_fatal (_("Intel L1OM is 64bit only"));
8318 return ELF_TARGET_L1OM_FORMAT;
8320 else
8321 return (flag_code == CODE_64BIT
8322 ? ELF_TARGET_FORMAT64 : ELF_TARGET_FORMAT);
8324 #endif
8325 #if defined (OBJ_MACH_O)
8326 case bfd_target_mach_o_flavour:
8327 return flag_code == CODE_64BIT ? "mach-o-x86-64" : "mach-o-i386";
8328 #endif
8329 default:
8330 abort ();
8331 return NULL;
8335 #endif /* OBJ_MAYBE_ more than one */
8337 #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF))
8338 void
8339 i386_elf_emit_arch_note (void)
8341 if (IS_ELF && cpu_arch_name != NULL)
8343 char *p;
8344 asection *seg = now_seg;
8345 subsegT subseg = now_subseg;
8346 Elf_Internal_Note i_note;
8347 Elf_External_Note e_note;
8348 asection *note_secp;
8349 int len;
8351 /* Create the .note section. */
8352 note_secp = subseg_new (".note", 0);
8353 bfd_set_section_flags (stdoutput,
8354 note_secp,
8355 SEC_HAS_CONTENTS | SEC_READONLY);
8357 /* Process the arch string. */
8358 len = strlen (cpu_arch_name);
8360 i_note.namesz = len + 1;
8361 i_note.descsz = 0;
8362 i_note.type = NT_ARCH;
8363 p = frag_more (sizeof (e_note.namesz));
8364 md_number_to_chars (p, (valueT) i_note.namesz, sizeof (e_note.namesz));
8365 p = frag_more (sizeof (e_note.descsz));
8366 md_number_to_chars (p, (valueT) i_note.descsz, sizeof (e_note.descsz));
8367 p = frag_more (sizeof (e_note.type));
8368 md_number_to_chars (p, (valueT) i_note.type, sizeof (e_note.type));
8369 p = frag_more (len + 1);
8370 strcpy (p, cpu_arch_name);
8372 frag_align (2, 0, 0);
8374 subseg_set (seg, subseg);
8377 #endif
8379 symbolS *
8380 md_undefined_symbol (name)
8381 char *name;
8383 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
8384 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
8385 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
8386 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
8388 if (!GOT_symbol)
8390 if (symbol_find (name))
8391 as_bad (_("GOT already in symbol table"));
8392 GOT_symbol = symbol_new (name, undefined_section,
8393 (valueT) 0, &zero_address_frag);
8395 return GOT_symbol;
8397 return 0;
8400 /* Round up a section size to the appropriate boundary. */
8402 valueT
8403 md_section_align (segment, size)
8404 segT segment ATTRIBUTE_UNUSED;
8405 valueT size;
8407 #if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
8408 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
8410 /* For a.out, force the section size to be aligned. If we don't do
8411 this, BFD will align it for us, but it will not write out the
8412 final bytes of the section. This may be a bug in BFD, but it is
8413 easier to fix it here since that is how the other a.out targets
8414 work. */
8415 int align;
8417 align = bfd_get_section_alignment (stdoutput, segment);
8418 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
8420 #endif
8422 return size;
8425 /* On the i386, PC-relative offsets are relative to the start of the
8426 next instruction. That is, the address of the offset, plus its
8427 size, since the offset is always the last part of the insn. */
8429 long
8430 md_pcrel_from (fixS *fixP)
8432 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
8435 #ifndef I386COFF
8437 static void
8438 s_bss (int ignore ATTRIBUTE_UNUSED)
8440 int temp;
8442 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8443 if (IS_ELF)
8444 obj_elf_section_change_hook ();
8445 #endif
8446 temp = get_absolute_expression ();
8447 subseg_set (bss_section, (subsegT) temp);
8448 demand_empty_rest_of_line ();
8451 #endif
8453 void
8454 i386_validate_fix (fixS *fixp)
8456 if (fixp->fx_subsy && fixp->fx_subsy == GOT_symbol)
8458 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
8460 if (!object_64bit)
8461 abort ();
8462 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
8464 else
8466 if (!object_64bit)
8467 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
8468 else
8469 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
8471 fixp->fx_subsy = 0;
8475 arelent *
8476 tc_gen_reloc (section, fixp)
8477 asection *section ATTRIBUTE_UNUSED;
8478 fixS *fixp;
8480 arelent *rel;
8481 bfd_reloc_code_real_type code;
8483 switch (fixp->fx_r_type)
8485 case BFD_RELOC_X86_64_PLT32:
8486 case BFD_RELOC_X86_64_GOT32:
8487 case BFD_RELOC_X86_64_GOTPCREL:
8488 case BFD_RELOC_386_PLT32:
8489 case BFD_RELOC_386_GOT32:
8490 case BFD_RELOC_386_GOTOFF:
8491 case BFD_RELOC_386_GOTPC:
8492 case BFD_RELOC_386_TLS_GD:
8493 case BFD_RELOC_386_TLS_LDM:
8494 case BFD_RELOC_386_TLS_LDO_32:
8495 case BFD_RELOC_386_TLS_IE_32:
8496 case BFD_RELOC_386_TLS_IE:
8497 case BFD_RELOC_386_TLS_GOTIE:
8498 case BFD_RELOC_386_TLS_LE_32:
8499 case BFD_RELOC_386_TLS_LE:
8500 case BFD_RELOC_386_TLS_GOTDESC:
8501 case BFD_RELOC_386_TLS_DESC_CALL:
8502 case BFD_RELOC_X86_64_TLSGD:
8503 case BFD_RELOC_X86_64_TLSLD:
8504 case BFD_RELOC_X86_64_DTPOFF32:
8505 case BFD_RELOC_X86_64_DTPOFF64:
8506 case BFD_RELOC_X86_64_GOTTPOFF:
8507 case BFD_RELOC_X86_64_TPOFF32:
8508 case BFD_RELOC_X86_64_TPOFF64:
8509 case BFD_RELOC_X86_64_GOTOFF64:
8510 case BFD_RELOC_X86_64_GOTPC32:
8511 case BFD_RELOC_X86_64_GOT64:
8512 case BFD_RELOC_X86_64_GOTPCREL64:
8513 case BFD_RELOC_X86_64_GOTPC64:
8514 case BFD_RELOC_X86_64_GOTPLT64:
8515 case BFD_RELOC_X86_64_PLTOFF64:
8516 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
8517 case BFD_RELOC_X86_64_TLSDESC_CALL:
8518 case BFD_RELOC_RVA:
8519 case BFD_RELOC_VTABLE_ENTRY:
8520 case BFD_RELOC_VTABLE_INHERIT:
8521 #ifdef TE_PE
8522 case BFD_RELOC_32_SECREL:
8523 #endif
8524 code = fixp->fx_r_type;
8525 break;
8526 case BFD_RELOC_X86_64_32S:
8527 if (!fixp->fx_pcrel)
8529 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
8530 code = fixp->fx_r_type;
8531 break;
8533 default:
8534 if (fixp->fx_pcrel)
8536 switch (fixp->fx_size)
8538 default:
8539 as_bad_where (fixp->fx_file, fixp->fx_line,
8540 _("can not do %d byte pc-relative relocation"),
8541 fixp->fx_size);
8542 code = BFD_RELOC_32_PCREL;
8543 break;
8544 case 1: code = BFD_RELOC_8_PCREL; break;
8545 case 2: code = BFD_RELOC_16_PCREL; break;
8546 case 4: code = BFD_RELOC_32_PCREL; break;
8547 #ifdef BFD64
8548 case 8: code = BFD_RELOC_64_PCREL; break;
8549 #endif
8552 else
8554 switch (fixp->fx_size)
8556 default:
8557 as_bad_where (fixp->fx_file, fixp->fx_line,
8558 _("can not do %d byte relocation"),
8559 fixp->fx_size);
8560 code = BFD_RELOC_32;
8561 break;
8562 case 1: code = BFD_RELOC_8; break;
8563 case 2: code = BFD_RELOC_16; break;
8564 case 4: code = BFD_RELOC_32; break;
8565 #ifdef BFD64
8566 case 8: code = BFD_RELOC_64; break;
8567 #endif
8570 break;
8573 if ((code == BFD_RELOC_32
8574 || code == BFD_RELOC_32_PCREL
8575 || code == BFD_RELOC_X86_64_32S)
8576 && GOT_symbol
8577 && fixp->fx_addsy == GOT_symbol)
8579 if (!object_64bit)
8580 code = BFD_RELOC_386_GOTPC;
8581 else
8582 code = BFD_RELOC_X86_64_GOTPC32;
8584 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
8585 && GOT_symbol
8586 && fixp->fx_addsy == GOT_symbol)
8588 code = BFD_RELOC_X86_64_GOTPC64;
8591 rel = (arelent *) xmalloc (sizeof (arelent));
8592 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
8593 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
8595 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
8597 if (!use_rela_relocations)
8599 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
8600 vtable entry to be used in the relocation's section offset. */
8601 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
8602 rel->address = fixp->fx_offset;
8603 #if defined (OBJ_COFF) && defined (TE_PE)
8604 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
8605 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
8606 else
8607 #endif
8608 rel->addend = 0;
8610 /* Use the rela in 64bit mode. */
8611 else
8613 if (!fixp->fx_pcrel)
8614 rel->addend = fixp->fx_offset;
8615 else
8616 switch (code)
8618 case BFD_RELOC_X86_64_PLT32:
8619 case BFD_RELOC_X86_64_GOT32:
8620 case BFD_RELOC_X86_64_GOTPCREL:
8621 case BFD_RELOC_X86_64_TLSGD:
8622 case BFD_RELOC_X86_64_TLSLD:
8623 case BFD_RELOC_X86_64_GOTTPOFF:
8624 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
8625 case BFD_RELOC_X86_64_TLSDESC_CALL:
8626 rel->addend = fixp->fx_offset - fixp->fx_size;
8627 break;
8628 default:
8629 rel->addend = (section->vma
8630 - fixp->fx_size
8631 + fixp->fx_addnumber
8632 + md_pcrel_from (fixp));
8633 break;
8637 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
8638 if (rel->howto == NULL)
8640 as_bad_where (fixp->fx_file, fixp->fx_line,
8641 _("cannot represent relocation type %s"),
8642 bfd_get_reloc_code_name (code));
8643 /* Set howto to a garbage value so that we can keep going. */
8644 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
8645 gas_assert (rel->howto != NULL);
8648 return rel;
8651 #include "tc-i386-intel.c"
8653 void
8654 tc_x86_parse_to_dw2regnum (expressionS *exp)
8656 int saved_naked_reg;
8657 char saved_register_dot;
8659 saved_naked_reg = allow_naked_reg;
8660 allow_naked_reg = 1;
8661 saved_register_dot = register_chars['.'];
8662 register_chars['.'] = '.';
8663 allow_pseudo_reg = 1;
8664 expression_and_evaluate (exp);
8665 allow_pseudo_reg = 0;
8666 register_chars['.'] = saved_register_dot;
8667 allow_naked_reg = saved_naked_reg;
8669 if (exp->X_op == O_register && exp->X_add_number >= 0)
8671 if ((addressT) exp->X_add_number < i386_regtab_size)
8673 exp->X_op = O_constant;
8674 exp->X_add_number = i386_regtab[exp->X_add_number]
8675 .dw2_regnum[flag_code >> 1];
8677 else
8678 exp->X_op = O_illegal;
8682 void
8683 tc_x86_frame_initial_instructions (void)
8685 static unsigned int sp_regno[2];
8687 if (!sp_regno[flag_code >> 1])
8689 char *saved_input = input_line_pointer;
8690 char sp[][4] = {"esp", "rsp"};
8691 expressionS exp;
8693 input_line_pointer = sp[flag_code >> 1];
8694 tc_x86_parse_to_dw2regnum (&exp);
8695 gas_assert (exp.X_op == O_constant);
8696 sp_regno[flag_code >> 1] = exp.X_add_number;
8697 input_line_pointer = saved_input;
8700 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
8701 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
8705 i386_elf_section_type (const char *str, size_t len)
8707 if (flag_code == CODE_64BIT
8708 && len == sizeof ("unwind") - 1
8709 && strncmp (str, "unwind", 6) == 0)
8710 return SHT_X86_64_UNWIND;
8712 return -1;
8715 #ifdef TE_SOLARIS
8716 void
8717 i386_solaris_fix_up_eh_frame (segT sec)
8719 if (flag_code == CODE_64BIT)
8720 elf_section_type (sec) = SHT_X86_64_UNWIND;
8722 #endif
8724 #ifdef TE_PE
8725 void
8726 tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
8728 expressionS exp;
8730 exp.X_op = O_secrel;
8731 exp.X_add_symbol = symbol;
8732 exp.X_add_number = 0;
8733 emit_expr (&exp, size);
8735 #endif
8737 #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8738 /* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
8740 bfd_vma
8741 x86_64_section_letter (int letter, char **ptr_msg)
8743 if (flag_code == CODE_64BIT)
8745 if (letter == 'l')
8746 return SHF_X86_64_LARGE;
8748 *ptr_msg = _("Bad .section directive: want a,l,w,x,M,S,G,T in string");
8750 else
8751 *ptr_msg = _("Bad .section directive: want a,w,x,M,S,G,T in string");
8752 return -1;
8755 bfd_vma
8756 x86_64_section_word (char *str, size_t len)
8758 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
8759 return SHF_X86_64_LARGE;
8761 return -1;
8764 static void
8765 handle_large_common (int small ATTRIBUTE_UNUSED)
8767 if (flag_code != CODE_64BIT)
8769 s_comm_internal (0, elf_common_parse);
8770 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
8772 else
8774 static segT lbss_section;
8775 asection *saved_com_section_ptr = elf_com_section_ptr;
8776 asection *saved_bss_section = bss_section;
8778 if (lbss_section == NULL)
8780 flagword applicable;
8781 segT seg = now_seg;
8782 subsegT subseg = now_subseg;
8784 /* The .lbss section is for local .largecomm symbols. */
8785 lbss_section = subseg_new (".lbss", 0);
8786 applicable = bfd_applicable_section_flags (stdoutput);
8787 bfd_set_section_flags (stdoutput, lbss_section,
8788 applicable & SEC_ALLOC);
8789 seg_info (lbss_section)->bss = 1;
8791 subseg_set (seg, subseg);
8794 elf_com_section_ptr = &_bfd_elf_large_com_section;
8795 bss_section = lbss_section;
8797 s_comm_internal (0, elf_common_parse);
8799 elf_com_section_ptr = saved_com_section_ptr;
8800 bss_section = saved_bss_section;
8803 #endif /* OBJ_ELF || OBJ_MAYBE_ELF */